SlideShare uma empresa Scribd logo
1 de 47
William Stallings
Computer Organization
and Architecture
8th Edition


Chapter 11
Instruction Sets:
Addressing Modes and Formats
Addressing Modes
•   Immediate
•   Direct
•   Indirect
•   Register
•   Register Indirect
•   Displacement (Indexed)
•   Stack
Immediate Addressing
• Operand is part of instruction
• Operand = address field
• e.g. ADD 5
  —Add 5 to contents of accumulator
  —5 is operand
• No memory reference to fetch data
• Fast
• Limited range
Immediate Addressing Diagram


              Instruction
     Opcode         Operand
Direct Addressing
• Address field contains address of operand
• Effective address (EA) = address field (A)
• e.g. ADD A
  —Add contents of cell A to accumulator
  —Look in memory at address A for operand
• Single memory reference to access data
• No additional calculations to work out
  effective address
• Limited address space
Direct Addressing Diagram


          Instruction
 Opcode      Address A
                            Memory




                            Operand
Indirect Addressing (1)
• Memory cell pointed to by address field
  contains the address of (pointer to) the
  operand
• EA = (A)
   —Look in A, find address (A) and look there for
     operand
• e.g. ADD (A)
   —Add contents of cell pointed to by contents of
     A to accumulator
Indirect Addressing (2)
• Large address space
• 2n where n = word length
• May be nested, multilevel, cascaded
  —e.g. EA = (((A)))
     – Draw the diagram yourself
• Multiple memory accesses to find operand
• Hence slower
Indirect Addressing Diagram

         Instruction
Opcode      Address A
                              Memory

                         Pointer to operand



                              Operand
Register Addressing (1)
• Operand is held in register named in
  address filed
• EA = R
• Limited number of registers
• Very small address field needed
  —Shorter instructions
  —Faster instruction fetch
Register Addressing (2)
•   No memory access
•   Very fast execution
•   Very limited address space
•   Multiple registers helps performance
    —Requires good assembly programming or
     compiler writing
    —N.B. C programming
       – register int a;
• c.f. Direct addressing
Register Addressing Diagram


            Instruction
 Opcode   Register Address R
                               Registers




                                Operand
Register Indirect Addressing
• C.f. indirect addressing
• EA = (R)
• Operand is in memory cell pointed to by
  contents of register R
• Large address space (2n)
• One fewer memory access than indirect
  addressing
Register Indirect Addressing Diagram



                   Instruction
      Opcode      Register Address R
                                       Memory

           Registers



       Pointer to Operand              Operand
Displacement Addressing
• EA = A + (R)
• Address field hold two values
  —A = base value
  —R = register that holds displacement
  —or vice versa
Displacement Addressing Diagram



                Instruction
   Opcode Register R Address A
                                  Memory

        Registers



    Pointer to Operand        +   Operand
Relative Addressing
• A version of displacement addressing
• R = Program counter, PC
• EA = A + (PC)
• i.e. get operand from A cells from current
  location pointed to by PC
• c.f locality of reference & cache usage
Base-Register Addressing
•   A holds displacement
•   R holds pointer to base address
•   R may be explicit or implicit
•   e.g. segment registers in 80x86
Indexed Addressing
•   A = base
•   R = displacement
•   EA = A + R
•   Good for accessing arrays
    —EA = A + R
    —R++
Combinations
• Postindex
• EA = (A) + (R)

• Preindex
• EA = (A+(R))

• (Draw the diagrams)
Stack Addressing
• Operand is (implicitly) on top of stack
• e.g.
  —ADD    Pop top two items from stack
          and add
x86 Addressing Modes
• Virtual or effective address is offset into segment
   — Starting address plus offset gives linear address
   — This goes through page translation if paging enabled
• 12 addressing modes available
   — Immediate
   — Register operand
   — Displacement
   — Base
   — Base with displacement
   — Scaled index with displacement
   — Base with index and displacement
   — Base scaled index with displacement
   — Relative
x86 Addressing Mode Calculation
ARM Addressing Modes
Load/Store
• Only instructions that reference memory
• Indirectly through base register plus offset
• Offset
   — Offset added to or subtracted from base register contents to
     form the memory address
• Preindex
   — Memory address is formed as for offset addressing
   — Memory address also written back to base register
   — So base register value incremented or decremented by offset
     value
• Postindex
   — Memory address is base register value
   — Offset added or subtracted
     Result written back to base register
• Base register acts as index register for preindex and
  postindex addressing
• Offset either immediate value in instruction or another
  register
• If register scaled register addressing available
   — Offset register value scaled by shift operator
   — Instruction specifies shift size
ARM
Indexing
Methods
ARM Data Processing Instruction Addressing
& Branch Instructions
• Data Processing
  —Register addressing
     – Value in register operands may be scaled using a
       shift operator
  —Or mixture of register and immediate
   addressing
• Branch
  —Immediate
  —Instruction contains 24 bit value
  —Shifted 2 bits left
     – On word boundary
     – Effective range +/-32MB from PC.
ARM Load/Store Multiple Addressing
• Load/store subset of general-purpose
  registers
• 16-bit instruction field specifies list of
  registers
• Sequential range of memory addresses
• Increment after, increment before,
  decrement after, and decrement before
• Base register specifies main memory
  address
• Incrementing or decrementing starts
  before or after first memory access
ARM Load/Store Multiple Addressing Diagram
Instruction Formats
•   Layout of bits in an instruction
•   Includes opcode
•   Includes (implicit or explicit) operand(s)
•   Usually more than one instruction format
    in an instruction set
Instruction Length
• Affected by and affects:
  —Memory size
  —Memory organization
  —Bus structure
  —CPU complexity
  —CPU speed
• Trade off between powerful instruction
  repertoire and saving space
Allocation of Bits
•   Number of addressing modes
•   Number of operands
•   Register versus memory
•   Number of register sets
•   Address range
•   Address granularity
PDP-8 Instruction Format
PDP-10 Instruction Format
PDP-11 Instruction Format
VAX Instruction Examples
x86 Instruction Format
ARM Instruction Formats




•   S = For data processing instructions, updates condition codes
•   S = For load/store multiple instructions, execution restricted to supervisor
    mode
•   P, U, W = distinguish between different types of addressing_mode
•   B = Unsigned byte (B==1) or word (B==0) access
•   L = For load/store instructions, Load (L==1) or Store (L==0)
•   L = For branch instructions, is return address stored in link register
ARM Immediate Constants Fig 11.11
Thumb Instruction Set
• Re-encoded subset of ARM instruction set
• Increases performance in 16-bit or less
  data bus
• Unconditional (4 bits saved)
• Always update conditional flags
  —Update flag not used (1 bit saved)
• Subset of instructions
  —2 bit opcode, 3 bit type field (1 bit saved)
  —Reduced operand specifications (9 bits saved)
Expanding Thumb ADD Instruction to ARM
Equivalent Fig 11.12
Assembler
• Machines store and understand binary
  instructions
• E.g. N= I + J + K initialize I=2, J=3, K=4
• Program starts in location 101
• Data starting 201
• Code:
• Load contents of 201 into AC
• Add contents of 202 to AC
• Add contents of 203 to AC
• Store contents of AC to 204
• Tedious and error prone
Improvements
• Use hexadecimal rather than binary
  —Code as series of lines
    – Hex address and memory address
  —Need to translate automatically using program
• Add symbolic names or mnemonics for
  instructions
• Three fields per line
  —Location address
  —Three letter opcode
  —If memory reference: address
• Need more complex translation program
Program in:
Binary                                      Hexadecimal
Address             Contents                   Address   Contents


   101    0010   0010          101   2201         101     2201


   102    0001   0010          102   1202         102     1202


   103    0001   0010          103   1203         103     1203


   104    0011   0010          104   3204         104     3204




   201    0000   0000          201   0002         201     0002


   202    0000   0000          202   0003         202     0003


   203    0000   0000          203   0004         203     0004


   204    0000   0000          204   0000         204     0000
Symbolic Addresses
• First field (address) now symbolic
• Memory references in third field now
  symbolic
• Now have assembly language and need an
  assembler to translate
• Assembler used for some systems
  programming
  —Compliers
  —I/O routines
Symbolic Program

          Address   Instruction
           101       LDA          201
           102       ADD          202
           103       ADD          203
           104       STA          204



           201       DAT           2
           202       DAT           3
           203       DAT           4
           204       DAT           0
Assembler Program

           Label    Operation   Operand
          FORMUL      LDA          I
                      ADD          J

                      ADD         K

                      STA         N




             I       DATA          2
             J       DATA          3
            K        DATA          4
            N        DATA          0
Foreground Reading
• Stallings chapter 11
• Intel and ARM Web sites

Mais conteúdo relacionado

Mais procurados

Addressing mode
Addressing modeAddressing mode
Addressing modeilakkiya
 
Floating point arithmetic operations (1)
Floating point arithmetic operations (1)Floating point arithmetic operations (1)
Floating point arithmetic operations (1)cs19club
 
Addressing modes/Addressing Mode with illustration/ Addressing mode in 8086
Addressing modes/Addressing Mode with illustration/ Addressing mode in 8086Addressing modes/Addressing Mode with illustration/ Addressing mode in 8086
Addressing modes/Addressing Mode with illustration/ Addressing mode in 8086samirbharat77
 
Processor Organization and Architecture
Processor Organization and ArchitectureProcessor Organization and Architecture
Processor Organization and ArchitectureVinit Raut
 
Computer architecture pipelining
Computer architecture pipeliningComputer architecture pipelining
Computer architecture pipeliningMazin Alwaaly
 
Unit II Arm 7 Introduction
Unit II Arm 7 IntroductionUnit II Arm 7 Introduction
Unit II Arm 7 IntroductionDr. Pankaj Zope
 
Program execution, straight line sequence and branching
Program execution, straight line sequence and branchingProgram execution, straight line sequence and branching
Program execution, straight line sequence and branchingJyotiprakashMishra18
 
Unit 5 I/O organization
Unit 5   I/O organizationUnit 5   I/O organization
Unit 5 I/O organizationchidabdu
 
8086 Interrupts & With DOS and BIOS by vijay
8086 Interrupts &  With DOS and BIOS  by vijay8086 Interrupts &  With DOS and BIOS  by vijay
8086 Interrupts & With DOS and BIOS by vijayVijay Kumar
 
Computer Organisation & Architecture (chapter 1)
Computer Organisation & Architecture (chapter 1) Computer Organisation & Architecture (chapter 1)
Computer Organisation & Architecture (chapter 1) Subhasis Dash
 

Mais procurados (20)

Addressing mode
Addressing modeAddressing mode
Addressing mode
 
Pipelining slides
Pipelining slides Pipelining slides
Pipelining slides
 
Floating point arithmetic operations (1)
Floating point arithmetic operations (1)Floating point arithmetic operations (1)
Floating point arithmetic operations (1)
 
Addressing modes/Addressing Mode with illustration/ Addressing mode in 8086
Addressing modes/Addressing Mode with illustration/ Addressing mode in 8086Addressing modes/Addressing Mode with illustration/ Addressing mode in 8086
Addressing modes/Addressing Mode with illustration/ Addressing mode in 8086
 
Processor Organization and Architecture
Processor Organization and ArchitectureProcessor Organization and Architecture
Processor Organization and Architecture
 
Hardwired control
Hardwired controlHardwired control
Hardwired control
 
File allocation methods (1)
File allocation methods (1)File allocation methods (1)
File allocation methods (1)
 
Computer architecture pipelining
Computer architecture pipeliningComputer architecture pipelining
Computer architecture pipelining
 
Instruction format
Instruction formatInstruction format
Instruction format
 
Unit II Arm 7 Introduction
Unit II Arm 7 IntroductionUnit II Arm 7 Introduction
Unit II Arm 7 Introduction
 
pipelining
pipeliningpipelining
pipelining
 
Lecture 3 instruction set
Lecture 3  instruction setLecture 3  instruction set
Lecture 3 instruction set
 
Cache memory
Cache memoryCache memory
Cache memory
 
06. thumb instructions
06. thumb instructions06. thumb instructions
06. thumb instructions
 
ADDRESSING MODES
ADDRESSING MODESADDRESSING MODES
ADDRESSING MODES
 
Program execution, straight line sequence and branching
Program execution, straight line sequence and branchingProgram execution, straight line sequence and branching
Program execution, straight line sequence and branching
 
RTOS Basic Concepts
RTOS Basic ConceptsRTOS Basic Concepts
RTOS Basic Concepts
 
Unit 5 I/O organization
Unit 5   I/O organizationUnit 5   I/O organization
Unit 5 I/O organization
 
8086 Interrupts & With DOS and BIOS by vijay
8086 Interrupts &  With DOS and BIOS  by vijay8086 Interrupts &  With DOS and BIOS  by vijay
8086 Interrupts & With DOS and BIOS by vijay
 
Computer Organisation & Architecture (chapter 1)
Computer Organisation & Architecture (chapter 1) Computer Organisation & Architecture (chapter 1)
Computer Organisation & Architecture (chapter 1)
 

Destaque

Addressing modes
Addressing modesAddressing modes
Addressing modesAsif Iqbal
 
11 instruction sets addressing modes
11  instruction sets addressing modes 11  instruction sets addressing modes
11 instruction sets addressing modes Wasif Naeem
 
10 instruction sets characteristics
10 instruction sets characteristics10 instruction sets characteristics
10 instruction sets characteristicsSher Shah Merkhel
 
03 top level view of computer function and interconnection
03 top level view of computer function and interconnection03 top level view of computer function and interconnection
03 top level view of computer function and interconnectionSher Shah Merkhel
 
02 computer evolution and performance
02 computer evolution and performance02 computer evolution and performance
02 computer evolution and performanceSher Shah Merkhel
 
12 processor structure and function
12 processor structure and function12 processor structure and function
12 processor structure and functionSher Shah Merkhel
 

Destaque (11)

Addressing modes
Addressing modesAddressing modes
Addressing modes
 
11 instruction sets addressing modes
11  instruction sets addressing modes 11  instruction sets addressing modes
11 instruction sets addressing modes
 
10 instruction sets characteristics
10 instruction sets characteristics10 instruction sets characteristics
10 instruction sets characteristics
 
03 top level view of computer function and interconnection
03 top level view of computer function and interconnection03 top level view of computer function and interconnection
03 top level view of computer function and interconnection
 
01 introduction
01 introduction01 introduction
01 introduction
 
13 risc
13 risc13 risc
13 risc
 
08 operating system support
08 operating system support08 operating system support
08 operating system support
 
02 computer evolution and performance
02 computer evolution and performance02 computer evolution and performance
02 computer evolution and performance
 
04 cache memory
04 cache memory04 cache memory
04 cache memory
 
09 arithmetic
09 arithmetic09 arithmetic
09 arithmetic
 
12 processor structure and function
12 processor structure and function12 processor structure and function
12 processor structure and function
 

Semelhante a 11 instruction sets addressing modes

11 instruction sets addressing modes
11  instruction sets addressing modes 11  instruction sets addressing modes
11 instruction sets addressing modes Seshu Chakravarthy
 
11 instruction sets addressing modes
11  instruction sets addressing modes 11  instruction sets addressing modes
11 instruction sets addressing modes Anwal Mirza
 
11_ Instruction Sets addressing modes .ppt
11_ Instruction Sets addressing modes .ppt11_ Instruction Sets addressing modes .ppt
11_ Instruction Sets addressing modes .pptSwarajKumarPradhan
 
11_ Instruction Sets addressing modes -1.ppt
11_ Instruction Sets addressing modes -1.ppt11_ Instruction Sets addressing modes -1.ppt
11_ Instruction Sets addressing modes -1.pptSuchikage
 
11 instruction sets addressing modes
11  instruction sets addressing modes 11  instruction sets addressing modes
11 instruction sets addressing modes dilip kumar
 
Computer Architecture and organization ppt.
Computer Architecture and organization ppt.Computer Architecture and organization ppt.
Computer Architecture and organization ppt.mali yogesh kumar
 
Ch13- Inst Addressing Modes & Formats.pdf
Ch13- Inst Addressing Modes & Formats.pdfCh13- Inst Addressing Modes & Formats.pdf
Ch13- Inst Addressing Modes & Formats.pdfsaimawarsi
 
11_ InstructionSetsAddressingModes .pdf
11_ InstructionSetsAddressingModes .pdf11_ InstructionSetsAddressingModes .pdf
11_ InstructionSetsAddressingModes .pdfWilliamTom9
 
Presentation of addressing mode presentation
Presentation of addressing mode presentationPresentation of addressing mode presentation
Presentation of addressing mode presentationkiranrawkey2912
 
Computer organization and architecture
Computer organization and architectureComputer organization and architecture
Computer organization and architectureSubesh Kumar Yadav
 
Lec3 instructions branch carl hamcher
Lec3 instructions branch carl hamcher Lec3 instructions branch carl hamcher
Lec3 instructions branch carl hamcher Venkata Krishnakanth P
 
Computer architecture addressing modes and formats
Computer architecture addressing modes and formatsComputer architecture addressing modes and formats
Computer architecture addressing modes and formatsMazin Alwaaly
 
Computer Organisation - Addressing Modes
Computer Organisation - Addressing ModesComputer Organisation - Addressing Modes
Computer Organisation - Addressing ModesArunaDevi63
 
(246431835) instruction set principles (2) (1)
(246431835) instruction set principles (2) (1)(246431835) instruction set principles (2) (1)
(246431835) instruction set principles (2) (1)Alveena Saleem
 
LU3- 4 Instructions and Sequencing.pptx
LU3- 4 Instructions and Sequencing.pptxLU3- 4 Instructions and Sequencing.pptx
LU3- 4 Instructions and Sequencing.pptxAKumaraGuru
 

Semelhante a 11 instruction sets addressing modes (20)

11 instruction sets addressing modes
11  instruction sets addressing modes 11  instruction sets addressing modes
11 instruction sets addressing modes
 
11 instruction sets addressing modes
11  instruction sets addressing modes 11  instruction sets addressing modes
11 instruction sets addressing modes
 
11_ Instruction Sets addressing modes .ppt
11_ Instruction Sets addressing modes .ppt11_ Instruction Sets addressing modes .ppt
11_ Instruction Sets addressing modes .ppt
 
11_ Instruction Sets addressing modes -1.ppt
11_ Instruction Sets addressing modes -1.ppt11_ Instruction Sets addressing modes -1.ppt
11_ Instruction Sets addressing modes -1.ppt
 
Anshika 1111.pptx
Anshika 1111.pptxAnshika 1111.pptx
Anshika 1111.pptx
 
11 instruction sets addressing modes
11  instruction sets addressing modes 11  instruction sets addressing modes
11 instruction sets addressing modes
 
Ch 11
Ch 11Ch 11
Ch 11
 
Computer Architecture and organization ppt.
Computer Architecture and organization ppt.Computer Architecture and organization ppt.
Computer Architecture and organization ppt.
 
Ch13- Inst Addressing Modes & Formats.pdf
Ch13- Inst Addressing Modes & Formats.pdfCh13- Inst Addressing Modes & Formats.pdf
Ch13- Inst Addressing Modes & Formats.pdf
 
11_ InstructionSetsAddressingModes .pdf
11_ InstructionSetsAddressingModes .pdf11_ InstructionSetsAddressingModes .pdf
11_ InstructionSetsAddressingModes .pdf
 
Presentation of addressing mode presentation
Presentation of addressing mode presentationPresentation of addressing mode presentation
Presentation of addressing mode presentation
 
Computer organization and architecture
Computer organization and architectureComputer organization and architecture
Computer organization and architecture
 
Lec3 instructions branch carl hamcher
Lec3 instructions branch carl hamcher Lec3 instructions branch carl hamcher
Lec3 instructions branch carl hamcher
 
Computer architecture addressing modes and formats
Computer architecture addressing modes and formatsComputer architecture addressing modes and formats
Computer architecture addressing modes and formats
 
Computer Organisation - Addressing Modes
Computer Organisation - Addressing ModesComputer Organisation - Addressing Modes
Computer Organisation - Addressing Modes
 
CO_Chapter2.ppt
CO_Chapter2.pptCO_Chapter2.ppt
CO_Chapter2.ppt
 
(246431835) instruction set principles (2) (1)
(246431835) instruction set principles (2) (1)(246431835) instruction set principles (2) (1)
(246431835) instruction set principles (2) (1)
 
UNIT-3.pptx
UNIT-3.pptxUNIT-3.pptx
UNIT-3.pptx
 
LU3- 4 Instructions and Sequencing.pptx
LU3- 4 Instructions and Sequencing.pptxLU3- 4 Instructions and Sequencing.pptx
LU3- 4 Instructions and Sequencing.pptx
 
Addressing
Addressing Addressing
Addressing
 

Último

APM Welcome, APM North West Network Conference, Synergies Across Sectors
APM Welcome, APM North West Network Conference, Synergies Across SectorsAPM Welcome, APM North West Network Conference, Synergies Across Sectors
APM Welcome, APM North West Network Conference, Synergies Across SectorsAssociation for Project Management
 
Nutritional Needs Presentation - HLTH 104
Nutritional Needs Presentation - HLTH 104Nutritional Needs Presentation - HLTH 104
Nutritional Needs Presentation - HLTH 104misteraugie
 
POINT- BIOCHEMISTRY SEM 2 ENZYMES UNIT 5.pptx
POINT- BIOCHEMISTRY SEM 2 ENZYMES UNIT 5.pptxPOINT- BIOCHEMISTRY SEM 2 ENZYMES UNIT 5.pptx
POINT- BIOCHEMISTRY SEM 2 ENZYMES UNIT 5.pptxSayali Powar
 
Activity 01 - Artificial Culture (1).pdf
Activity 01 - Artificial Culture (1).pdfActivity 01 - Artificial Culture (1).pdf
Activity 01 - Artificial Culture (1).pdfciinovamais
 
1029-Danh muc Sach Giao Khoa khoi 6.pdf
1029-Danh muc Sach Giao Khoa khoi  6.pdf1029-Danh muc Sach Giao Khoa khoi  6.pdf
1029-Danh muc Sach Giao Khoa khoi 6.pdfQucHHunhnh
 
BAG TECHNIQUE Bag technique-a tool making use of public health bag through wh...
BAG TECHNIQUE Bag technique-a tool making use of public health bag through wh...BAG TECHNIQUE Bag technique-a tool making use of public health bag through wh...
BAG TECHNIQUE Bag technique-a tool making use of public health bag through wh...Sapna Thakur
 
Arihant handbook biology for class 11 .pdf
Arihant handbook biology for class 11 .pdfArihant handbook biology for class 11 .pdf
Arihant handbook biology for class 11 .pdfchloefrazer622
 
Introduction to Nonprofit Accounting: The Basics
Introduction to Nonprofit Accounting: The BasicsIntroduction to Nonprofit Accounting: The Basics
Introduction to Nonprofit Accounting: The BasicsTechSoup
 
Call Girls in Dwarka Mor Delhi Contact Us 9654467111
Call Girls in Dwarka Mor Delhi Contact Us 9654467111Call Girls in Dwarka Mor Delhi Contact Us 9654467111
Call Girls in Dwarka Mor Delhi Contact Us 9654467111Sapana Sha
 
SOCIAL AND HISTORICAL CONTEXT - LFTVD.pptx
SOCIAL AND HISTORICAL CONTEXT - LFTVD.pptxSOCIAL AND HISTORICAL CONTEXT - LFTVD.pptx
SOCIAL AND HISTORICAL CONTEXT - LFTVD.pptxiammrhaywood
 
Grant Readiness 101 TechSoup and Remy Consulting
Grant Readiness 101 TechSoup and Remy ConsultingGrant Readiness 101 TechSoup and Remy Consulting
Grant Readiness 101 TechSoup and Remy ConsultingTechSoup
 
Sanyam Choudhary Chemistry practical.pdf
Sanyam Choudhary Chemistry practical.pdfSanyam Choudhary Chemistry practical.pdf
Sanyam Choudhary Chemistry practical.pdfsanyamsingh5019
 
BASLIQ CURRENT LOOKBOOK LOOKBOOK(1) (1).pdf
BASLIQ CURRENT LOOKBOOK  LOOKBOOK(1) (1).pdfBASLIQ CURRENT LOOKBOOK  LOOKBOOK(1) (1).pdf
BASLIQ CURRENT LOOKBOOK LOOKBOOK(1) (1).pdfSoniaTolstoy
 
Q4-W6-Restating Informational Text Grade 3
Q4-W6-Restating Informational Text Grade 3Q4-W6-Restating Informational Text Grade 3
Q4-W6-Restating Informational Text Grade 3JemimahLaneBuaron
 
Beyond the EU: DORA and NIS 2 Directive's Global Impact
Beyond the EU: DORA and NIS 2 Directive's Global ImpactBeyond the EU: DORA and NIS 2 Directive's Global Impact
Beyond the EU: DORA and NIS 2 Directive's Global ImpactPECB
 
1029 - Danh muc Sach Giao Khoa 10 . pdf
1029 -  Danh muc Sach Giao Khoa 10 . pdf1029 -  Danh muc Sach Giao Khoa 10 . pdf
1029 - Danh muc Sach Giao Khoa 10 . pdfQucHHunhnh
 
The byproduct of sericulture in different industries.pptx
The byproduct of sericulture in different industries.pptxThe byproduct of sericulture in different industries.pptx
The byproduct of sericulture in different industries.pptxShobhayan Kirtania
 
Disha NEET Physics Guide for classes 11 and 12.pdf
Disha NEET Physics Guide for classes 11 and 12.pdfDisha NEET Physics Guide for classes 11 and 12.pdf
Disha NEET Physics Guide for classes 11 and 12.pdfchloefrazer622
 
Separation of Lanthanides/ Lanthanides and Actinides
Separation of Lanthanides/ Lanthanides and ActinidesSeparation of Lanthanides/ Lanthanides and Actinides
Separation of Lanthanides/ Lanthanides and ActinidesFatimaKhan178732
 

Último (20)

APM Welcome, APM North West Network Conference, Synergies Across Sectors
APM Welcome, APM North West Network Conference, Synergies Across SectorsAPM Welcome, APM North West Network Conference, Synergies Across Sectors
APM Welcome, APM North West Network Conference, Synergies Across Sectors
 
Nutritional Needs Presentation - HLTH 104
Nutritional Needs Presentation - HLTH 104Nutritional Needs Presentation - HLTH 104
Nutritional Needs Presentation - HLTH 104
 
POINT- BIOCHEMISTRY SEM 2 ENZYMES UNIT 5.pptx
POINT- BIOCHEMISTRY SEM 2 ENZYMES UNIT 5.pptxPOINT- BIOCHEMISTRY SEM 2 ENZYMES UNIT 5.pptx
POINT- BIOCHEMISTRY SEM 2 ENZYMES UNIT 5.pptx
 
Activity 01 - Artificial Culture (1).pdf
Activity 01 - Artificial Culture (1).pdfActivity 01 - Artificial Culture (1).pdf
Activity 01 - Artificial Culture (1).pdf
 
1029-Danh muc Sach Giao Khoa khoi 6.pdf
1029-Danh muc Sach Giao Khoa khoi  6.pdf1029-Danh muc Sach Giao Khoa khoi  6.pdf
1029-Danh muc Sach Giao Khoa khoi 6.pdf
 
BAG TECHNIQUE Bag technique-a tool making use of public health bag through wh...
BAG TECHNIQUE Bag technique-a tool making use of public health bag through wh...BAG TECHNIQUE Bag technique-a tool making use of public health bag through wh...
BAG TECHNIQUE Bag technique-a tool making use of public health bag through wh...
 
Arihant handbook biology for class 11 .pdf
Arihant handbook biology for class 11 .pdfArihant handbook biology for class 11 .pdf
Arihant handbook biology for class 11 .pdf
 
Introduction to Nonprofit Accounting: The Basics
Introduction to Nonprofit Accounting: The BasicsIntroduction to Nonprofit Accounting: The Basics
Introduction to Nonprofit Accounting: The Basics
 
Call Girls in Dwarka Mor Delhi Contact Us 9654467111
Call Girls in Dwarka Mor Delhi Contact Us 9654467111Call Girls in Dwarka Mor Delhi Contact Us 9654467111
Call Girls in Dwarka Mor Delhi Contact Us 9654467111
 
SOCIAL AND HISTORICAL CONTEXT - LFTVD.pptx
SOCIAL AND HISTORICAL CONTEXT - LFTVD.pptxSOCIAL AND HISTORICAL CONTEXT - LFTVD.pptx
SOCIAL AND HISTORICAL CONTEXT - LFTVD.pptx
 
Grant Readiness 101 TechSoup and Remy Consulting
Grant Readiness 101 TechSoup and Remy ConsultingGrant Readiness 101 TechSoup and Remy Consulting
Grant Readiness 101 TechSoup and Remy Consulting
 
Sanyam Choudhary Chemistry practical.pdf
Sanyam Choudhary Chemistry practical.pdfSanyam Choudhary Chemistry practical.pdf
Sanyam Choudhary Chemistry practical.pdf
 
BASLIQ CURRENT LOOKBOOK LOOKBOOK(1) (1).pdf
BASLIQ CURRENT LOOKBOOK  LOOKBOOK(1) (1).pdfBASLIQ CURRENT LOOKBOOK  LOOKBOOK(1) (1).pdf
BASLIQ CURRENT LOOKBOOK LOOKBOOK(1) (1).pdf
 
Q4-W6-Restating Informational Text Grade 3
Q4-W6-Restating Informational Text Grade 3Q4-W6-Restating Informational Text Grade 3
Q4-W6-Restating Informational Text Grade 3
 
Beyond the EU: DORA and NIS 2 Directive's Global Impact
Beyond the EU: DORA and NIS 2 Directive's Global ImpactBeyond the EU: DORA and NIS 2 Directive's Global Impact
Beyond the EU: DORA and NIS 2 Directive's Global Impact
 
INDIA QUIZ 2024 RLAC DELHI UNIVERSITY.pptx
INDIA QUIZ 2024 RLAC DELHI UNIVERSITY.pptxINDIA QUIZ 2024 RLAC DELHI UNIVERSITY.pptx
INDIA QUIZ 2024 RLAC DELHI UNIVERSITY.pptx
 
1029 - Danh muc Sach Giao Khoa 10 . pdf
1029 -  Danh muc Sach Giao Khoa 10 . pdf1029 -  Danh muc Sach Giao Khoa 10 . pdf
1029 - Danh muc Sach Giao Khoa 10 . pdf
 
The byproduct of sericulture in different industries.pptx
The byproduct of sericulture in different industries.pptxThe byproduct of sericulture in different industries.pptx
The byproduct of sericulture in different industries.pptx
 
Disha NEET Physics Guide for classes 11 and 12.pdf
Disha NEET Physics Guide for classes 11 and 12.pdfDisha NEET Physics Guide for classes 11 and 12.pdf
Disha NEET Physics Guide for classes 11 and 12.pdf
 
Separation of Lanthanides/ Lanthanides and Actinides
Separation of Lanthanides/ Lanthanides and ActinidesSeparation of Lanthanides/ Lanthanides and Actinides
Separation of Lanthanides/ Lanthanides and Actinides
 

11 instruction sets addressing modes

  • 1. William Stallings Computer Organization and Architecture 8th Edition Chapter 11 Instruction Sets: Addressing Modes and Formats
  • 2. Addressing Modes • Immediate • Direct • Indirect • Register • Register Indirect • Displacement (Indexed) • Stack
  • 3. Immediate Addressing • Operand is part of instruction • Operand = address field • e.g. ADD 5 —Add 5 to contents of accumulator —5 is operand • No memory reference to fetch data • Fast • Limited range
  • 4. Immediate Addressing Diagram Instruction Opcode Operand
  • 5. Direct Addressing • Address field contains address of operand • Effective address (EA) = address field (A) • e.g. ADD A —Add contents of cell A to accumulator —Look in memory at address A for operand • Single memory reference to access data • No additional calculations to work out effective address • Limited address space
  • 6. Direct Addressing Diagram Instruction Opcode Address A Memory Operand
  • 7. Indirect Addressing (1) • Memory cell pointed to by address field contains the address of (pointer to) the operand • EA = (A) —Look in A, find address (A) and look there for operand • e.g. ADD (A) —Add contents of cell pointed to by contents of A to accumulator
  • 8. Indirect Addressing (2) • Large address space • 2n where n = word length • May be nested, multilevel, cascaded —e.g. EA = (((A))) – Draw the diagram yourself • Multiple memory accesses to find operand • Hence slower
  • 9. Indirect Addressing Diagram Instruction Opcode Address A Memory Pointer to operand Operand
  • 10. Register Addressing (1) • Operand is held in register named in address filed • EA = R • Limited number of registers • Very small address field needed —Shorter instructions —Faster instruction fetch
  • 11. Register Addressing (2) • No memory access • Very fast execution • Very limited address space • Multiple registers helps performance —Requires good assembly programming or compiler writing —N.B. C programming – register int a; • c.f. Direct addressing
  • 12. Register Addressing Diagram Instruction Opcode Register Address R Registers Operand
  • 13. Register Indirect Addressing • C.f. indirect addressing • EA = (R) • Operand is in memory cell pointed to by contents of register R • Large address space (2n) • One fewer memory access than indirect addressing
  • 14. Register Indirect Addressing Diagram Instruction Opcode Register Address R Memory Registers Pointer to Operand Operand
  • 15. Displacement Addressing • EA = A + (R) • Address field hold two values —A = base value —R = register that holds displacement —or vice versa
  • 16. Displacement Addressing Diagram Instruction Opcode Register R Address A Memory Registers Pointer to Operand + Operand
  • 17. Relative Addressing • A version of displacement addressing • R = Program counter, PC • EA = A + (PC) • i.e. get operand from A cells from current location pointed to by PC • c.f locality of reference & cache usage
  • 18. Base-Register Addressing • A holds displacement • R holds pointer to base address • R may be explicit or implicit • e.g. segment registers in 80x86
  • 19. Indexed Addressing • A = base • R = displacement • EA = A + R • Good for accessing arrays —EA = A + R —R++
  • 20. Combinations • Postindex • EA = (A) + (R) • Preindex • EA = (A+(R)) • (Draw the diagrams)
  • 21. Stack Addressing • Operand is (implicitly) on top of stack • e.g. —ADD Pop top two items from stack and add
  • 22. x86 Addressing Modes • Virtual or effective address is offset into segment — Starting address plus offset gives linear address — This goes through page translation if paging enabled • 12 addressing modes available — Immediate — Register operand — Displacement — Base — Base with displacement — Scaled index with displacement — Base with index and displacement — Base scaled index with displacement — Relative
  • 23. x86 Addressing Mode Calculation
  • 24. ARM Addressing Modes Load/Store • Only instructions that reference memory • Indirectly through base register plus offset • Offset — Offset added to or subtracted from base register contents to form the memory address • Preindex — Memory address is formed as for offset addressing — Memory address also written back to base register — So base register value incremented or decremented by offset value • Postindex — Memory address is base register value — Offset added or subtracted Result written back to base register • Base register acts as index register for preindex and postindex addressing • Offset either immediate value in instruction or another register • If register scaled register addressing available — Offset register value scaled by shift operator — Instruction specifies shift size
  • 26. ARM Data Processing Instruction Addressing & Branch Instructions • Data Processing —Register addressing – Value in register operands may be scaled using a shift operator —Or mixture of register and immediate addressing • Branch —Immediate —Instruction contains 24 bit value —Shifted 2 bits left – On word boundary – Effective range +/-32MB from PC.
  • 27. ARM Load/Store Multiple Addressing • Load/store subset of general-purpose registers • 16-bit instruction field specifies list of registers • Sequential range of memory addresses • Increment after, increment before, decrement after, and decrement before • Base register specifies main memory address • Incrementing or decrementing starts before or after first memory access
  • 28. ARM Load/Store Multiple Addressing Diagram
  • 29. Instruction Formats • Layout of bits in an instruction • Includes opcode • Includes (implicit or explicit) operand(s) • Usually more than one instruction format in an instruction set
  • 30. Instruction Length • Affected by and affects: —Memory size —Memory organization —Bus structure —CPU complexity —CPU speed • Trade off between powerful instruction repertoire and saving space
  • 31. Allocation of Bits • Number of addressing modes • Number of operands • Register versus memory • Number of register sets • Address range • Address granularity
  • 37. ARM Instruction Formats • S = For data processing instructions, updates condition codes • S = For load/store multiple instructions, execution restricted to supervisor mode • P, U, W = distinguish between different types of addressing_mode • B = Unsigned byte (B==1) or word (B==0) access • L = For load/store instructions, Load (L==1) or Store (L==0) • L = For branch instructions, is return address stored in link register
  • 39. Thumb Instruction Set • Re-encoded subset of ARM instruction set • Increases performance in 16-bit or less data bus • Unconditional (4 bits saved) • Always update conditional flags —Update flag not used (1 bit saved) • Subset of instructions —2 bit opcode, 3 bit type field (1 bit saved) —Reduced operand specifications (9 bits saved)
  • 40. Expanding Thumb ADD Instruction to ARM Equivalent Fig 11.12
  • 41. Assembler • Machines store and understand binary instructions • E.g. N= I + J + K initialize I=2, J=3, K=4 • Program starts in location 101 • Data starting 201 • Code: • Load contents of 201 into AC • Add contents of 202 to AC • Add contents of 203 to AC • Store contents of AC to 204 • Tedious and error prone
  • 42. Improvements • Use hexadecimal rather than binary —Code as series of lines – Hex address and memory address —Need to translate automatically using program • Add symbolic names or mnemonics for instructions • Three fields per line —Location address —Three letter opcode —If memory reference: address • Need more complex translation program
  • 43. Program in: Binary Hexadecimal Address Contents Address Contents 101 0010 0010 101 2201 101 2201 102 0001 0010 102 1202 102 1202 103 0001 0010 103 1203 103 1203 104 0011 0010 104 3204 104 3204 201 0000 0000 201 0002 201 0002 202 0000 0000 202 0003 202 0003 203 0000 0000 203 0004 203 0004 204 0000 0000 204 0000 204 0000
  • 44. Symbolic Addresses • First field (address) now symbolic • Memory references in third field now symbolic • Now have assembly language and need an assembler to translate • Assembler used for some systems programming —Compliers —I/O routines
  • 45. Symbolic Program Address Instruction 101 LDA 201 102 ADD 202 103 ADD 203 104 STA 204 201 DAT 2 202 DAT 3 203 DAT 4 204 DAT 0
  • 46. Assembler Program Label Operation Operand FORMUL LDA I ADD J ADD K STA N I DATA 2 J DATA 3 K DATA 4 N DATA 0
  • 47. Foreground Reading • Stallings chapter 11 • Intel and ARM Web sites