SlideShare uma empresa Scribd logo
1 de 5
Baixar para ler offline
ECE 522
Project – Differential Input to Single Ended two Stage OP-AMP
by
Karthikvel Rathinavel
Chien-Chun, Yao
In partial fulfillment of the requirements for the course of
CMOS Integrated Circuits I
Department of Electrical Engineering and Computer Science
Oregon State University
Corvallis
December, 2015
1
Design Approach:
Our design approach was to use a two stage op-amp topology and the initial challenge was to bring all the
transistors into saturation for a common mode voltage of 0 V, such that the required DC gain was achieved. Once
all the transistors were brought to saturation, the phase margin and unity gain frequency specifications were to be
matched. For this, we had to use a high compensation capacitor ( ) so that the dominant pole moved in and the
other pole moved farther away. But as a result the zero moved in and which not only caused a 90 phase drop but
also flattened the gain. According to the equation , is proportional to 1/ . By carefully selecting a
combination of pole splitting compensation capacitor and a nulling resistor we were able to successfully
balance the tradeoff between the unity gain frequency and phase margin.
Figure 1: Schematic of differential operational amplifier with single ended output
2
Simulated Results:
Figure 2: Test bench Setup
Parameters Required Specifications Simulated Specifications
Load Capacitor 5 pF 5 pF
Power Supply 0.9 , 0.9 0.9 , 0.9
Open Loop Gain >= 60 dB 67.97 dB
Phase Margin >= 60° 75.3°
PUnity Gain Frequency >= 15 MHz 15.29 MHz
Table 1: Simulated Specifications vs Required Specifications
Gain and Phase Margin:
We applied and increased the value of so that higher unity gain frequency could be obtained. However, by
increasing we pushed the zero to lower frequency which decreased the phase margin. Therefore, a nulling
resistor, is introduced to eliminate the effect of the zero. Initially, the value of is kept close to 1/ and
the value of is set to 10pF. By introducing and , we got a better phase margin and unity gain frequency.
However, the initial requirement for PM and unity gain frequency is not met. Therefore, we increase to push
zero further away.
1
3
1
1
Figure 3: Gain & Phase vs Frequency
Input Common Mode and Output Swing Range:
For finding the minimum and maximum common mode voltage, we swept the input (common mode) voltage and
saw the points where any one of the transistors enters saturation. As it can be seen in figure 4, the minimum
common mode input = - 0.852 V and the maximum common mode input voltage = 0.181 V
. max 0.181V
. min -0.852V
max 0.757V
min -0.771V
Table 2: Simulated , range and swing
4
Figure 4: Input common mode range
Figure 5: Output Voltage Swing

Mais conteúdo relacionado

Mais procurados

Monte Carlo simulation (Mismatch and Process) in Cadence
Monte Carlo simulation (Mismatch and Process) in CadenceMonte Carlo simulation (Mismatch and Process) in Cadence
Monte Carlo simulation (Mismatch and Process) in CadenceSaba Bolurifar
 
DESIGNED A 350NM TWO STAGE OPERATIONAL AMPLIFIER
DESIGNED A 350NM TWO STAGE OPERATIONAL AMPLIFIERDESIGNED A 350NM TWO STAGE OPERATIONAL AMPLIFIER
DESIGNED A 350NM TWO STAGE OPERATIONAL AMPLIFIERIlango Jeyasubramanian
 
Design of CMOS operational Amplifiers using CADENCE
Design of CMOS operational Amplifiers using CADENCEDesign of CMOS operational Amplifiers using CADENCE
Design of CMOS operational Amplifiers using CADENCEnandivashishth
 
Single Stage Differential Folded Cascode Amplifier
Single Stage Differential Folded Cascode AmplifierSingle Stage Differential Folded Cascode Amplifier
Single Stage Differential Folded Cascode AmplifierAalay Kapadia
 
Pre emphasis and de-emphasis
Pre emphasis and de-emphasisPre emphasis and de-emphasis
Pre emphasis and de-emphasismpsrekha83
 
CMOS logic circuits
CMOS logic circuitsCMOS logic circuits
CMOS logic circuitsMahesh_Naidu
 
Two stage folded cascode op amp design in Cadence
Two stage folded cascode op amp design in CadenceTwo stage folded cascode op amp design in Cadence
Two stage folded cascode op amp design in CadenceKarthik Rathinavel
 
QUANTIZATION ERROR AND NOISE
QUANTIZATION ERROR AND NOISEQUANTIZATION ERROR AND NOISE
QUANTIZATION ERROR AND NOISEVIT VELLORE
 
ANALOG TO DIGITAL CONVERTOR
ANALOG TO DIGITAL CONVERTORANALOG TO DIGITAL CONVERTOR
ANALOG TO DIGITAL CONVERTORAnil Yadav
 
MOSFET Small signal model
MOSFET Small signal modelMOSFET Small signal model
MOSFET Small signal modelTeam-VLSI-ITMU
 
CMOS Operational Amplifier Design
CMOS Operational Amplifier DesignCMOS Operational Amplifier Design
CMOS Operational Amplifier DesignRashad Alsaffar
 
Analog to digital converter
Analog to digital converterAnalog to digital converter
Analog to digital convertershrutishreya14
 

Mais procurados (20)

Monte Carlo simulation (Mismatch and Process) in Cadence
Monte Carlo simulation (Mismatch and Process) in CadenceMonte Carlo simulation (Mismatch and Process) in Cadence
Monte Carlo simulation (Mismatch and Process) in Cadence
 
DESIGNED A 350NM TWO STAGE OPERATIONAL AMPLIFIER
DESIGNED A 350NM TWO STAGE OPERATIONAL AMPLIFIERDESIGNED A 350NM TWO STAGE OPERATIONAL AMPLIFIER
DESIGNED A 350NM TWO STAGE OPERATIONAL AMPLIFIER
 
Design of CMOS operational Amplifiers using CADENCE
Design of CMOS operational Amplifiers using CADENCEDesign of CMOS operational Amplifiers using CADENCE
Design of CMOS operational Amplifiers using CADENCE
 
Single Stage Differential Folded Cascode Amplifier
Single Stage Differential Folded Cascode AmplifierSingle Stage Differential Folded Cascode Amplifier
Single Stage Differential Folded Cascode Amplifier
 
Pre emphasis and de-emphasis
Pre emphasis and de-emphasisPre emphasis and de-emphasis
Pre emphasis and de-emphasis
 
CMOS logic circuits
CMOS logic circuitsCMOS logic circuits
CMOS logic circuits
 
Two stage folded cascode op amp design in Cadence
Two stage folded cascode op amp design in CadenceTwo stage folded cascode op amp design in Cadence
Two stage folded cascode op amp design in Cadence
 
SRAM
SRAMSRAM
SRAM
 
FET
FETFET
FET
 
CS301ES: ANALOG AND DIGITAL ELECTRONICS
CS301ES: ANALOG AND DIGITAL ELECTRONICSCS301ES: ANALOG AND DIGITAL ELECTRONICS
CS301ES: ANALOG AND DIGITAL ELECTRONICS
 
MULTI Threshold
MULTI ThresholdMULTI Threshold
MULTI Threshold
 
Rc delay modelling in vlsi
Rc delay modelling in vlsiRc delay modelling in vlsi
Rc delay modelling in vlsi
 
QUANTIZATION ERROR AND NOISE
QUANTIZATION ERROR AND NOISEQUANTIZATION ERROR AND NOISE
QUANTIZATION ERROR AND NOISE
 
Tarun
TarunTarun
Tarun
 
ANALOG TO DIGITAL CONVERTOR
ANALOG TO DIGITAL CONVERTORANALOG TO DIGITAL CONVERTOR
ANALOG TO DIGITAL CONVERTOR
 
Lecture 8
Lecture 8Lecture 8
Lecture 8
 
MOSFET Small signal model
MOSFET Small signal modelMOSFET Small signal model
MOSFET Small signal model
 
Buck converter
Buck converterBuck converter
Buck converter
 
CMOS Operational Amplifier Design
CMOS Operational Amplifier DesignCMOS Operational Amplifier Design
CMOS Operational Amplifier Design
 
Analog to digital converter
Analog to digital converterAnalog to digital converter
Analog to digital converter
 

Destaque

Ece 523 project – fully differential two stage telescopic op amp
Ece 523 project – fully differential two stage telescopic op ampEce 523 project – fully differential two stage telescopic op amp
Ece 523 project – fully differential two stage telescopic op ampKarthik Rathinavel
 
Why the first 2 stages of Design thinking are important for a startup?
Why the first 2 stages of Design thinking are important for a startup?Why the first 2 stages of Design thinking are important for a startup?
Why the first 2 stages of Design thinking are important for a startup?Anuradha Sridharan
 
ECE 626 project report Switched Capacitor
ECE 626 project report Switched CapacitorECE 626 project report Switched Capacitor
ECE 626 project report Switched CapacitorKarthik Rathinavel
 
Cadence layout Tutorial
Cadence layout TutorialCadence layout Tutorial
Cadence layout TutorialRajaSekar K
 
Design and implementation of cmos rail to-rail operational amplifiers
Design and implementation of cmos rail to-rail operational amplifiersDesign and implementation of cmos rail to-rail operational amplifiers
Design and implementation of cmos rail to-rail operational amplifiersGrace Abraham
 
Gain improvement of two stage opamp through body bias in 45nm cmos technology
Gain improvement of two stage opamp through body bias in 45nm cmos technologyGain improvement of two stage opamp through body bias in 45nm cmos technology
Gain improvement of two stage opamp through body bias in 45nm cmos technologyeSAT Publishing House
 
Op amp(operational amplifier)
Op amp(operational amplifier)Op amp(operational amplifier)
Op amp(operational amplifier)Kausik das
 

Destaque (10)

FINALREPORTOPAMP.docx(1)
FINALREPORTOPAMP.docx(1)FINALREPORTOPAMP.docx(1)
FINALREPORTOPAMP.docx(1)
 
Ece 523 project – fully differential two stage telescopic op amp
Ece 523 project – fully differential two stage telescopic op ampEce 523 project – fully differential two stage telescopic op amp
Ece 523 project – fully differential two stage telescopic op amp
 
Why the first 2 stages of Design thinking are important for a startup?
Why the first 2 stages of Design thinking are important for a startup?Why the first 2 stages of Design thinking are important for a startup?
Why the first 2 stages of Design thinking are important for a startup?
 
ECE 626 project report Switched Capacitor
ECE 626 project report Switched CapacitorECE 626 project report Switched Capacitor
ECE 626 project report Switched Capacitor
 
Cadence layout Tutorial
Cadence layout TutorialCadence layout Tutorial
Cadence layout Tutorial
 
Ece523 folded cascode design
Ece523 folded cascode designEce523 folded cascode design
Ece523 folded cascode design
 
Operational amplifier
Operational amplifierOperational amplifier
Operational amplifier
 
Design and implementation of cmos rail to-rail operational amplifiers
Design and implementation of cmos rail to-rail operational amplifiersDesign and implementation of cmos rail to-rail operational amplifiers
Design and implementation of cmos rail to-rail operational amplifiers
 
Gain improvement of two stage opamp through body bias in 45nm cmos technology
Gain improvement of two stage opamp through body bias in 45nm cmos technologyGain improvement of two stage opamp through body bias in 45nm cmos technology
Gain improvement of two stage opamp through body bias in 45nm cmos technology
 
Op amp(operational amplifier)
Op amp(operational amplifier)Op amp(operational amplifier)
Op amp(operational amplifier)
 

Semelhante a Differntial Input to Single Ended Output, Two stage Op-amp

Op ampdesignfinalproject
Op ampdesignfinalprojectOp ampdesignfinalproject
Op ampdesignfinalprojectJeff Webb
 
AM Radio Receiver with Automatic Gain Control Unit
AM Radio Receiver with Automatic Gain Control UnitAM Radio Receiver with Automatic Gain Control Unit
AM Radio Receiver with Automatic Gain Control UnitCem Recai Çırak
 
EEE 117L Network Analysis Laboratory Lab 1 1
EEE 117L Network Analysis Laboratory  Lab 1     1  EEE 117L Network Analysis Laboratory  Lab 1     1
EEE 117L Network Analysis Laboratory Lab 1 1 EvonCanales257
 
Pulse amplitude modulation
Pulse amplitude modulationPulse amplitude modulation
Pulse amplitude modulationVishal kakade
 
Audio amplifier
Audio amplifierAudio amplifier
Audio amplifierMalik Zaid
 
Switching Voltage Regulator
Switching Voltage RegulatorSwitching Voltage Regulator
Switching Voltage Regulatoribercovich
 
Project_Kaveh & Mohammad
Project_Kaveh & MohammadProject_Kaveh & Mohammad
Project_Kaveh & MohammadKaveh Dehno
 
Basic Electronics 4 by Dr. Mathivanan Velumani
Basic Electronics 4 by Dr. Mathivanan VelumaniBasic Electronics 4 by Dr. Mathivanan Velumani
Basic Electronics 4 by Dr. Mathivanan VelumaniMathivanan Velumani
 
Analysis and Characterization of Different Comparator Topologies
Analysis and Characterization of Different Comparator TopologiesAnalysis and Characterization of Different Comparator Topologies
Analysis and Characterization of Different Comparator TopologiesAalay Kapadia
 
Continuous Low Pass Filter Realization using Cascaded stages of Tow-Thomas Bi...
Continuous Low Pass Filter Realization using Cascaded stages of Tow-Thomas Bi...Continuous Low Pass Filter Realization using Cascaded stages of Tow-Thomas Bi...
Continuous Low Pass Filter Realization using Cascaded stages of Tow-Thomas Bi...Karthik Rathinavel
 
Positive feedback: Oscillators
Positive feedback: OscillatorsPositive feedback: Oscillators
Positive feedback: OscillatorsYeshudas Muttu
 
L08 power amplifier (class a)
L08 power amplifier (class a)L08 power amplifier (class a)
L08 power amplifier (class a)Sarah Krystelle
 
Lecture Notes: EEEC6440315 Communication Systems - Analogue Modulation
Lecture Notes:  EEEC6440315 Communication Systems - Analogue ModulationLecture Notes:  EEEC6440315 Communication Systems - Analogue Modulation
Lecture Notes: EEEC6440315 Communication Systems - Analogue ModulationAIMST University
 

Semelhante a Differntial Input to Single Ended Output, Two stage Op-amp (20)

Op ampdesignfinalproject
Op ampdesignfinalprojectOp ampdesignfinalproject
Op ampdesignfinalproject
 
AM Radio Receiver with Automatic Gain Control Unit
AM Radio Receiver with Automatic Gain Control UnitAM Radio Receiver with Automatic Gain Control Unit
AM Radio Receiver with Automatic Gain Control Unit
 
EEE 117L Network Analysis Laboratory Lab 1 1
EEE 117L Network Analysis Laboratory  Lab 1     1  EEE 117L Network Analysis Laboratory  Lab 1     1
EEE 117L Network Analysis Laboratory Lab 1 1
 
Pulse amplitude modulation
Pulse amplitude modulationPulse amplitude modulation
Pulse amplitude modulation
 
Audio amplifier
Audio amplifier Audio amplifier
Audio amplifier
 
Audio Amplifier
Audio AmplifierAudio Amplifier
Audio Amplifier
 
Audio amplifier
Audio amplifierAudio amplifier
Audio amplifier
 
Switching Voltage Regulator
Switching Voltage RegulatorSwitching Voltage Regulator
Switching Voltage Regulator
 
Project_Kaveh & Mohammad
Project_Kaveh & MohammadProject_Kaveh & Mohammad
Project_Kaveh & Mohammad
 
Basic Electronics 4 by Dr. Mathivanan Velumani
Basic Electronics 4 by Dr. Mathivanan VelumaniBasic Electronics 4 by Dr. Mathivanan Velumani
Basic Electronics 4 by Dr. Mathivanan Velumani
 
Analysis and Characterization of Different Comparator Topologies
Analysis and Characterization of Different Comparator TopologiesAnalysis and Characterization of Different Comparator Topologies
Analysis and Characterization of Different Comparator Topologies
 
EE101 Lab4 Guillemaud
EE101 Lab4 GuillemaudEE101 Lab4 Guillemaud
EE101 Lab4 Guillemaud
 
Analog Electronics.pptx
Analog Electronics.pptxAnalog Electronics.pptx
Analog Electronics.pptx
 
Continuous Low Pass Filter Realization using Cascaded stages of Tow-Thomas Bi...
Continuous Low Pass Filter Realization using Cascaded stages of Tow-Thomas Bi...Continuous Low Pass Filter Realization using Cascaded stages of Tow-Thomas Bi...
Continuous Low Pass Filter Realization using Cascaded stages of Tow-Thomas Bi...
 
Ade manual final
Ade manual finalAde manual final
Ade manual final
 
Positive feedback: Oscillators
Positive feedback: OscillatorsPositive feedback: Oscillators
Positive feedback: Oscillators
 
finalreport
finalreportfinalreport
finalreport
 
L08 power amplifier (class a)
L08 power amplifier (class a)L08 power amplifier (class a)
L08 power amplifier (class a)
 
Lecture Notes: EEEC6440315 Communication Systems - Analogue Modulation
Lecture Notes:  EEEC6440315 Communication Systems - Analogue ModulationLecture Notes:  EEEC6440315 Communication Systems - Analogue Modulation
Lecture Notes: EEEC6440315 Communication Systems - Analogue Modulation
 
Linear Integrated Circuit
Linear Integrated Circuit Linear Integrated Circuit
Linear Integrated Circuit
 

Mais de Karthik Rathinavel

Design of 17-Bit Audio Band Delta-Sigma Analog to Digital Converter
Design of 17-Bit Audio Band Delta-Sigma Analog to Digital ConverterDesign of 17-Bit Audio Band Delta-Sigma Analog to Digital Converter
Design of 17-Bit Audio Band Delta-Sigma Analog to Digital ConverterKarthik Rathinavel
 
Digital Voltmeter displaying voltage level on a seven segment display and com...
Digital Voltmeter displaying voltage level on a seven segment display and com...Digital Voltmeter displaying voltage level on a seven segment display and com...
Digital Voltmeter displaying voltage level on a seven segment display and com...Karthik Rathinavel
 
Sine Wave Generator with controllable frequency displayed on a seven segment ...
Sine Wave Generator with controllable frequency displayed on a seven segment ...Sine Wave Generator with controllable frequency displayed on a seven segment ...
Sine Wave Generator with controllable frequency displayed on a seven segment ...Karthik Rathinavel
 
Low Noise Amplifier at 2 GHz using the transistor NE85639 in ADS
Low Noise Amplifier at 2 GHz using the transistor NE85639 in ADSLow Noise Amplifier at 2 GHz using the transistor NE85639 in ADS
Low Noise Amplifier at 2 GHz using the transistor NE85639 in ADSKarthik Rathinavel
 
Ece593 project1 chien_chun_yao_and_karthikvel_rathinavel
Ece593 project1 chien_chun_yao_and_karthikvel_rathinavelEce593 project1 chien_chun_yao_and_karthikvel_rathinavel
Ece593 project1 chien_chun_yao_and_karthikvel_rathinavelKarthik Rathinavel
 
Transmitting Digital Signal through Light Pulses
Transmitting Digital Signal through Light PulsesTransmitting Digital Signal through Light Pulses
Transmitting Digital Signal through Light PulsesKarthik Rathinavel
 

Mais de Karthik Rathinavel (8)

Design of 17-Bit Audio Band Delta-Sigma Analog to Digital Converter
Design of 17-Bit Audio Band Delta-Sigma Analog to Digital ConverterDesign of 17-Bit Audio Band Delta-Sigma Analog to Digital Converter
Design of 17-Bit Audio Band Delta-Sigma Analog to Digital Converter
 
Digital Voltmeter displaying voltage level on a seven segment display and com...
Digital Voltmeter displaying voltage level on a seven segment display and com...Digital Voltmeter displaying voltage level on a seven segment display and com...
Digital Voltmeter displaying voltage level on a seven segment display and com...
 
Sine Wave Generator with controllable frequency displayed on a seven segment ...
Sine Wave Generator with controllable frequency displayed on a seven segment ...Sine Wave Generator with controllable frequency displayed on a seven segment ...
Sine Wave Generator with controllable frequency displayed on a seven segment ...
 
Low Noise Amplifier at 2 GHz using the transistor NE85639 in ADS
Low Noise Amplifier at 2 GHz using the transistor NE85639 in ADSLow Noise Amplifier at 2 GHz using the transistor NE85639 in ADS
Low Noise Amplifier at 2 GHz using the transistor NE85639 in ADS
 
Ece593 project1 chien_chun_yao_and_karthikvel_rathinavel
Ece593 project1 chien_chun_yao_and_karthikvel_rathinavelEce593 project1 chien_chun_yao_and_karthikvel_rathinavel
Ece593 project1 chien_chun_yao_and_karthikvel_rathinavel
 
Transmitting Digital Signal through Light Pulses
Transmitting Digital Signal through Light PulsesTransmitting Digital Signal through Light Pulses
Transmitting Digital Signal through Light Pulses
 
Project Report
Project Report Project Report
Project Report
 
Project presentation
Project presentationProject presentation
Project presentation
 

Último

Call Girls Wakad Call Me 7737669865 Budget Friendly No Advance Booking
Call Girls Wakad Call Me 7737669865 Budget Friendly No Advance BookingCall Girls Wakad Call Me 7737669865 Budget Friendly No Advance Booking
Call Girls Wakad Call Me 7737669865 Budget Friendly No Advance Bookingroncy bisnoi
 
Unit 1 - Soil Classification and Compaction.pdf
Unit 1 - Soil Classification and Compaction.pdfUnit 1 - Soil Classification and Compaction.pdf
Unit 1 - Soil Classification and Compaction.pdfRagavanV2
 
Double rodded leveling 1 pdf activity 01
Double rodded leveling 1 pdf activity 01Double rodded leveling 1 pdf activity 01
Double rodded leveling 1 pdf activity 01KreezheaRecto
 
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXssuser89054b
 
Work-Permit-Receiver-in-Saudi-Aramco.pptx
Work-Permit-Receiver-in-Saudi-Aramco.pptxWork-Permit-Receiver-in-Saudi-Aramco.pptx
Work-Permit-Receiver-in-Saudi-Aramco.pptxJuliansyahHarahap1
 
Design For Accessibility: Getting it right from the start
Design For Accessibility: Getting it right from the startDesign For Accessibility: Getting it right from the start
Design For Accessibility: Getting it right from the startQuintin Balsdon
 
Double Revolving field theory-how the rotor develops torque
Double Revolving field theory-how the rotor develops torqueDouble Revolving field theory-how the rotor develops torque
Double Revolving field theory-how the rotor develops torqueBhangaleSonal
 
CCS335 _ Neural Networks and Deep Learning Laboratory_Lab Complete Record
CCS335 _ Neural Networks and Deep Learning Laboratory_Lab Complete RecordCCS335 _ Neural Networks and Deep Learning Laboratory_Lab Complete Record
CCS335 _ Neural Networks and Deep Learning Laboratory_Lab Complete RecordAsst.prof M.Gokilavani
 
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756dollysharma2066
 
VIP Call Girls Ankleshwar 7001035870 Whatsapp Number, 24/07 Booking
VIP Call Girls Ankleshwar 7001035870 Whatsapp Number, 24/07 BookingVIP Call Girls Ankleshwar 7001035870 Whatsapp Number, 24/07 Booking
VIP Call Girls Ankleshwar 7001035870 Whatsapp Number, 24/07 Bookingdharasingh5698
 
Thermal Engineering Unit - I & II . ppt
Thermal Engineering  Unit - I & II . pptThermal Engineering  Unit - I & II . ppt
Thermal Engineering Unit - I & II . pptDineshKumar4165
 
Generative AI or GenAI technology based PPT
Generative AI or GenAI technology based PPTGenerative AI or GenAI technology based PPT
Generative AI or GenAI technology based PPTbhaskargani46
 
ONLINE FOOD ORDER SYSTEM PROJECT REPORT.pdf
ONLINE FOOD ORDER SYSTEM PROJECT REPORT.pdfONLINE FOOD ORDER SYSTEM PROJECT REPORT.pdf
ONLINE FOOD ORDER SYSTEM PROJECT REPORT.pdfKamal Acharya
 
Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...
Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...
Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...roncy bisnoi
 
UNIT - IV - Air Compressors and its Performance
UNIT - IV - Air Compressors and its PerformanceUNIT - IV - Air Compressors and its Performance
UNIT - IV - Air Compressors and its Performancesivaprakash250
 
chapter 5.pptx: drainage and irrigation engineering
chapter 5.pptx: drainage and irrigation engineeringchapter 5.pptx: drainage and irrigation engineering
chapter 5.pptx: drainage and irrigation engineeringmulugeta48
 
data_management_and _data_science_cheat_sheet.pdf
data_management_and _data_science_cheat_sheet.pdfdata_management_and _data_science_cheat_sheet.pdf
data_management_and _data_science_cheat_sheet.pdfJiananWang21
 
VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...
VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...
VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...SUHANI PANDEY
 

Último (20)

Call Girls Wakad Call Me 7737669865 Budget Friendly No Advance Booking
Call Girls Wakad Call Me 7737669865 Budget Friendly No Advance BookingCall Girls Wakad Call Me 7737669865 Budget Friendly No Advance Booking
Call Girls Wakad Call Me 7737669865 Budget Friendly No Advance Booking
 
Unit 1 - Soil Classification and Compaction.pdf
Unit 1 - Soil Classification and Compaction.pdfUnit 1 - Soil Classification and Compaction.pdf
Unit 1 - Soil Classification and Compaction.pdf
 
Double rodded leveling 1 pdf activity 01
Double rodded leveling 1 pdf activity 01Double rodded leveling 1 pdf activity 01
Double rodded leveling 1 pdf activity 01
 
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
 
Work-Permit-Receiver-in-Saudi-Aramco.pptx
Work-Permit-Receiver-in-Saudi-Aramco.pptxWork-Permit-Receiver-in-Saudi-Aramco.pptx
Work-Permit-Receiver-in-Saudi-Aramco.pptx
 
Design For Accessibility: Getting it right from the start
Design For Accessibility: Getting it right from the startDesign For Accessibility: Getting it right from the start
Design For Accessibility: Getting it right from the start
 
Double Revolving field theory-how the rotor develops torque
Double Revolving field theory-how the rotor develops torqueDouble Revolving field theory-how the rotor develops torque
Double Revolving field theory-how the rotor develops torque
 
NFPA 5000 2024 standard .
NFPA 5000 2024 standard                                  .NFPA 5000 2024 standard                                  .
NFPA 5000 2024 standard .
 
CCS335 _ Neural Networks and Deep Learning Laboratory_Lab Complete Record
CCS335 _ Neural Networks and Deep Learning Laboratory_Lab Complete RecordCCS335 _ Neural Networks and Deep Learning Laboratory_Lab Complete Record
CCS335 _ Neural Networks and Deep Learning Laboratory_Lab Complete Record
 
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756
 
VIP Call Girls Ankleshwar 7001035870 Whatsapp Number, 24/07 Booking
VIP Call Girls Ankleshwar 7001035870 Whatsapp Number, 24/07 BookingVIP Call Girls Ankleshwar 7001035870 Whatsapp Number, 24/07 Booking
VIP Call Girls Ankleshwar 7001035870 Whatsapp Number, 24/07 Booking
 
Thermal Engineering Unit - I & II . ppt
Thermal Engineering  Unit - I & II . pptThermal Engineering  Unit - I & II . ppt
Thermal Engineering Unit - I & II . ppt
 
Generative AI or GenAI technology based PPT
Generative AI or GenAI technology based PPTGenerative AI or GenAI technology based PPT
Generative AI or GenAI technology based PPT
 
ONLINE FOOD ORDER SYSTEM PROJECT REPORT.pdf
ONLINE FOOD ORDER SYSTEM PROJECT REPORT.pdfONLINE FOOD ORDER SYSTEM PROJECT REPORT.pdf
ONLINE FOOD ORDER SYSTEM PROJECT REPORT.pdf
 
Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...
Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...
Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...
 
UNIT - IV - Air Compressors and its Performance
UNIT - IV - Air Compressors and its PerformanceUNIT - IV - Air Compressors and its Performance
UNIT - IV - Air Compressors and its Performance
 
chapter 5.pptx: drainage and irrigation engineering
chapter 5.pptx: drainage and irrigation engineeringchapter 5.pptx: drainage and irrigation engineering
chapter 5.pptx: drainage and irrigation engineering
 
data_management_and _data_science_cheat_sheet.pdf
data_management_and _data_science_cheat_sheet.pdfdata_management_and _data_science_cheat_sheet.pdf
data_management_and _data_science_cheat_sheet.pdf
 
Water Industry Process Automation & Control Monthly - April 2024
Water Industry Process Automation & Control Monthly - April 2024Water Industry Process Automation & Control Monthly - April 2024
Water Industry Process Automation & Control Monthly - April 2024
 
VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...
VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...
VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...
 

Differntial Input to Single Ended Output, Two stage Op-amp

  • 1. ECE 522 Project – Differential Input to Single Ended two Stage OP-AMP by Karthikvel Rathinavel Chien-Chun, Yao In partial fulfillment of the requirements for the course of CMOS Integrated Circuits I Department of Electrical Engineering and Computer Science Oregon State University Corvallis December, 2015
  • 2. 1 Design Approach: Our design approach was to use a two stage op-amp topology and the initial challenge was to bring all the transistors into saturation for a common mode voltage of 0 V, such that the required DC gain was achieved. Once all the transistors were brought to saturation, the phase margin and unity gain frequency specifications were to be matched. For this, we had to use a high compensation capacitor ( ) so that the dominant pole moved in and the other pole moved farther away. But as a result the zero moved in and which not only caused a 90 phase drop but also flattened the gain. According to the equation , is proportional to 1/ . By carefully selecting a combination of pole splitting compensation capacitor and a nulling resistor we were able to successfully balance the tradeoff between the unity gain frequency and phase margin. Figure 1: Schematic of differential operational amplifier with single ended output
  • 3. 2 Simulated Results: Figure 2: Test bench Setup Parameters Required Specifications Simulated Specifications Load Capacitor 5 pF 5 pF Power Supply 0.9 , 0.9 0.9 , 0.9 Open Loop Gain >= 60 dB 67.97 dB Phase Margin >= 60° 75.3° PUnity Gain Frequency >= 15 MHz 15.29 MHz Table 1: Simulated Specifications vs Required Specifications Gain and Phase Margin: We applied and increased the value of so that higher unity gain frequency could be obtained. However, by increasing we pushed the zero to lower frequency which decreased the phase margin. Therefore, a nulling resistor, is introduced to eliminate the effect of the zero. Initially, the value of is kept close to 1/ and the value of is set to 10pF. By introducing and , we got a better phase margin and unity gain frequency. However, the initial requirement for PM and unity gain frequency is not met. Therefore, we increase to push zero further away. 1
  • 4. 3 1 1 Figure 3: Gain & Phase vs Frequency Input Common Mode and Output Swing Range: For finding the minimum and maximum common mode voltage, we swept the input (common mode) voltage and saw the points where any one of the transistors enters saturation. As it can be seen in figure 4, the minimum common mode input = - 0.852 V and the maximum common mode input voltage = 0.181 V . max 0.181V . min -0.852V max 0.757V min -0.771V Table 2: Simulated , range and swing
  • 5. 4 Figure 4: Input common mode range Figure 5: Output Voltage Swing