SlideShare uma empresa Scribd logo
1 de 25
Baixar para ler offline
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 1
Sanjay Ghodawat University Kolhapur
Department of Electrical & Electronics Engineering
Semester: 4th
Subject: Digital Electronics Circuit
Objective/2 Marks Questions
1. The logical expression Y = A + A B is equivalent to
(a) Y = AB
(b) Y = A B
(c) Y= A + B
(d) Y = A + B
2. A Darlington emitter follower circuit is sometimes used in the output stage of a TTL gate in order
to
(a) Increase its IOL
(b) Reduce its IOL
(c) Increase its speed of operation
(d) Reduce power dissipation
3. Commercially available ECL gears use two ground lines and one negative supply in order to
(a) Reduce power dissipation
(b) Increase fan out
(c) Reduce loading effect
(d) Eliminate the effect of power line glitches or the biasing circuit
4. The resolution of a 4 bit counting ADC is 0.5 volts. For an analog input of 6.6 Volts, the digital
output of the ADC will be
(a) 1011
(b) 1101
(c) 1100
(d) 1110
5. The minimized form of the logical expression
(a) A C + B C +A B
(b) A C + B C + A B
(c) A C + B C + A B
(d) A C + B C + A B
6. For a binary half – subtractor having two inputs A & B, the correct set of logical expressions for
the outputs D ( = A minus B) and X (= borrow) are
(a) D = A B + A B, X = A B
(b) D = A B + A B + A B, X = A B
(c) D = A B + A B, X = A B
(d) D = A B + A B, X = A B
7. The ripple counter shown in the figure works as a
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 2
(a) Mode - 3 up counter
(b) Mode – 5 up counter
(c) Mode – 3 down counter
(d) Mode – 5 down counter
8. If CS = A15A14A13 is used as the chip select logic of a 4K RAM in an 8085 system, then its memory
range will be
(a) 3000 – 3FFF
(b) 7000 – 7FFF
(c) 5000 – 5FFF and 6000 – 6FFF
(d) 6000 – 6FFF and 7000 – 7FFF
9. An 8 bit successive approximation analog to digital converter has full scale reading of 2.55V and
its conversion time for an analog input of 1V is 20µS. the conversion time for a 2V input will be
(a) 10 µs
(b) 20 µs
(c) 40 µs
(d) 50 µs
10. The number of comparator in a 4 bit flash ADC is
(a) 4
(b) 5
(c) 15
(d) 16
11. For the logic circuit shown in the figure, the required input condition (A,B,C) to make the output
(x) = 1 is
(a) 1,0,1
(b) 0,0,1
(c) 1,1,1
(d) 0,1,1
12. For the logic circuit shown in the figure, the simplified Boolean expression for the output Y is
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 3
(a) A + B + C
(b) A
(c) B
(d) C
13. A sequential circuit using D Flip flop and logic gates is shown in the figure, where X & Y are the
inputs and Z is the output. The circuit is
(a) S – R F/F with inputs X = R and Y = S
(b) S – R F/F with inputs X = S and Y = R
(c) J – K F/F with inputs X = J and Y = K
(d) J – K F/F with inputs X = K and Y = J
14. In the figure, the J and K inputs of all the four flip flops are made high, the frequency of the
signal at output Y is
(a) 0.833 KHz
(b) 1.0 KHz
(c) 0.91 KHz
(d) 0.77 KHz
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 4
15. The 2’s complement representation of -17 is
(a) 101110
(b) 101111
(c) 111110
(d) 110001
16. For the ring oscillator shown in the figure, the propagation delay of each inverter is 100 Pico sec.
what is the fundamental frequency of the oscillator output?
(a) 10 MHz
(b) 100 MHz
(c) 1 GHz
(d) 2 GHz
17. An 8085 microprocessor based system uses a 4K x 8 bit RAM whose starting address is AA00H.
the address of the last byte in this RAM is
(a) 0FFF
(b) 1000
(c) B9FF
(d) BA00
18. In the TTL circuit in the figure, S2 and S0 are select lines and X7 and X0 are input lines. S0 and X0
are LSB’s. the output Y is
19. The digital block in the figure is realized using two positive edge triggered D – flip flops. Assume
that for t < t0 , Q1 = Q2 = 0. The circuit in the digital block is given by:
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 5
20.
21. 4 bit 2’s complement representation of a decimal number is 1000 the number is
(a) +8
(b) 0
(c) -7
(d) -8
22. If the input to the digital circuit consisting of a cascade of 20 XOR gates is X, then the output Y is
equal to
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 6
(a) 0
(b) 1
(c) X
(d) X
23. The number of comparator required in a 3 – bit comparator type ADC is
(a) 2
(b) 3
(c) 7
(d) 8
24. The gates G1 and G2 in the figure have propagation delays of 10 nsec and 20 nsec respectively.
If the input V1 makes an abrupt change from logic 0 to 1 at time t = t0, then the output
waveform V0 is
25. The circuit in the figure has two CMOS NOR – gates. This circuit functions as a:
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 7
(a) Flip flop
(b) Schmitt trigger
(c) Monostable multivibrator
(d) Astable multivibrator
26. If the input X3, X2, X1 X0 to the ROM in the figure are 8 4 2 1 BCD numbers, then the outputs Y3,
Y2, Y1 Y0 are
27. The number of distinct Boolean expressions of 4 variables is
(a) 16
(b) 256
(c) 1024
(d) 65536
28. The minimum number of comparators required to build an 8 bit flash ADC is
(a) 8
(b) 63
(c) 255
(d) 256
29. The output of the 74 series GATE of TTL gates is taken from a BJT in
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 8
30. Without any additional circuitry, an 8:1 MUX can be used to obtain
31. A 0 to 6 counter consists of 3 flip flops and a combination circuit of 2 input gates. The
combination circuit consists of
(a) One AND gate
(b) One OR gate
(c) One AND gate and one OR gate
(d) Two AND gate
32. The circuit shown in the figure has 4 boxes each described by inputs P, Q, R and outputs Y, Z
with
The circuit acts as a
33. If the functions W, X, Y and Z areas follows
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 9
34. A 4 bit ripple counter and a 4 bit synchronous counter are made using flip flops having a
propagation delay of 10 ns each. If the worst case delay in the ripple counter and the
synchronous counter be R and S respectively, then
(a) R = 10 ns, S = 40 ns
(b) R = 40 ns, S = 10 ns
(c) R = 10 ns, S = 30 ns
(d) R = 30 ns, S = 10 ns
35. The DTL, TTL, ECL, and CMOS family GATE of digital IC’s are compared in the following 4 columns
The correct column is
(a) P
(b) Q
(c) R
(d) S
36. The circuit shown in the figure is a 4 bit DAC
(a) ±35%
(b) ±20%
(c) ±10%
(d) ±5%
37. The circuit shown in the figure converts
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 10
38. A master – slave flip flop has the characteristic that
39. The range of the signed decimal numbers that can be represented by 6 bit 1’s complement
number is
(a) -31 to +31
(b) -63 to +63
(c) -64 to +63
(d) -32 to +31
40. A digital system is required to amplify a binary encoded audio signal. The user should be able to
control the gain of the amplifier from a minimum to a maximum in 100 increments. The
minimum number of bits required to encode, in straight binary is
(a) 8
(b) 6
(c) 5
(d) 7
41. Choose the correct one from among the alternatives A, B, C, D after matching an item from
group 1 with the most appropriate item in group 2.
Group 1 Group 2
P. Shift register 1.Frequency
Q. Counter 2. Addressing in memory chips
R. Decoder 3. Serial to parallel conversion
(a) P – 3, Q – 2, R – 1
(b) P – 3, Q – 1, R – 2
(c) P – 2, Q – 1, R – 3
(d) P – 1, Q – 2, R – 2
42. The figure shows the internal schematic of a TTL AND – OR – Invert (AOI) gate. For the inputs
shown in the figure, the output Y is
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 11
(a) 0
(b) 1
(c) AB
(d) AB
43. The minimum number of 2 –to – 1 multiplexers required to realize a 4 – to -1 multiplexer is
(a) 1
(b) 2
(c) 3
(d) 4
44. The Boolean expression A C + B C is equivalent to
45.
46. In the modulo – 6 ripple counter shown in the figure, the output of the 2 – input gate is used to
clear the J – K flip flops.
The 2 – input gate is
(a) NAND gate
(b) NOR gate
(c) OR gate
(d) AND gate
47.
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 12
48. Decimal 43 in hexadecimal and BCD number system is respectively.
(a) B2, 0100 0011
(b) 2B, 0100 0011
(c) 2B, 0011 0100
(d) B2, 0100 0100
49. The Boolean function f implemented in the figure using two input multiplexers is
50.
51.
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 13
52.
53.
(a) 010
(b) 100
(c) 111
(d) 101
54. The number of product terms in the minimized sum of product expression obtained through the
following K – map is (where, ‘d’ denotes don’t care states)
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 14
1 0 0 1
0 D 0 0
0 0 D 1
1 0 0 1
(a) 2
(b) 3
(c) 4
(d) 5
55.
56.
(a) Output 7
(b) Output 5
(c) Output 2
(d) Output 0
57. For the circuit shown in the figure below, two 4 bit parallel – in – serial – out shift register
loaded with the data shown are used to feed data to a full adder. Initially, all the flip – flops are
in clear state. After applying two clock pulses, the output of the full adder should be
(a) S = 0 C0 = 0
(b) S = 0 C0 = 1
(c) S = 1 C0 = 0
(d) S = 1 C0 = 1
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 15
58.
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 16
59.
60.
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 17
61. X = 01110 and Y = 11001 are two 5 bit binary numbers represented in two’s complement
format. The sum of X and Y represented in two’s complement format using 6 bits is
(a) 100111
(b) 001000
(c) 000111
(d) 101001
62. The Boolean function Y = AB + CD is to be realized using only 2 – input NAND gates. The
minimum number of gates required is
(a) 2
(b) 3
(c) 4
(d) 5
63.
64.
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 18
65.
66.
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 19
67.
Statement for linked answer questions 73 & 74:
68. The current is
(a) 31.25 µA
(b) 62.5 µA
(c) 125 µA
(d) 250 µA
69. The voltage V0 is
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 20
(a) -0.781 V
(b) -1.562 V
(c) -3.125 V
(d) -6.250 V
70.
71. The two numbers represented in signed two’s complement form are P = 11101101 and Q =
11100110. If Q is subtracted from P, the value obtained in signed 2’s complement for is
(a) 100000111
(b) 00000111
(c) 11111001
(d) 111111001
72.
73.
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 21
74.
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 22
75.
Statement for linked answer questions 81 & 82
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 23
76. The stable reading of the LED displays is
(a) 06
(b) 07
(c) 12
(d) 13
77. The magnitude of the error between VDAC and Vin at steady state in Volts is
(a) 0.2
(b) 0.3
(c) 0.5
(d) 1.0
78. The full forms of the abbreviations TTL and CMOS in reference to logic families are
(a) Triple transistor logic and chip metal oxide semiconductor
(b) Triple transistor logic and chip metal oxide semiconductor
(c) Transistor transistor logic and complementary metal oxide semiconductor
(d) Transistor transistor logic and complementary metal oxide silicon
79.
80. What are the minimum number of 2 – to – 1 multiplexers required to generate a 2 input AND
gate and a 2 input EX – OR gate?
(a) 1 and 2
(b) 1 and 3
(c) 1 and 1
(d) 2 and 2
81.
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 24
82.
Statement for linked answer questions
Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 25
83. If segment a to g are considered as functions of P1 and P2, then which of the following is correct?
84. What are the minimum numbers of NOT gates and 2 input OR gates required to design the logic
of the driver for this 7 – segment display?
Ignore the questions related to microprocessor 8085

Mais conteúdo relacionado

Mais procurados

Ee 202 chapter 1 number and code system
Ee 202 chapter 1 number and code system Ee 202 chapter 1 number and code system
Ee 202 chapter 1 number and code system
CT Sabariah Salihin
 
Lec 02 data representation part 1
Lec 02 data representation part 1Lec 02 data representation part 1
Lec 02 data representation part 1
Abdul Khan
 

Mais procurados (20)

Digital Electronics Notes
Digital Electronics NotesDigital Electronics Notes
Digital Electronics Notes
 
Ee 202 chapter 1 number and code system
Ee 202 chapter 1 number and code system Ee 202 chapter 1 number and code system
Ee 202 chapter 1 number and code system
 
number system
number systemnumber system
number system
 
Digital Logic & Design
Digital Logic & DesignDigital Logic & Design
Digital Logic & Design
 
Logic design and switching theory
Logic design and switching theoryLogic design and switching theory
Logic design and switching theory
 
chapter one && two.pdf
chapter one && two.pdfchapter one && two.pdf
chapter one && two.pdf
 
Digital Logic Design
Digital Logic Design Digital Logic Design
Digital Logic Design
 
Chapter 5: Cominational Logic with MSI and LSI
Chapter 5: Cominational Logic with MSI and LSIChapter 5: Cominational Logic with MSI and LSI
Chapter 5: Cominational Logic with MSI and LSI
 
Parallel adders
Parallel addersParallel adders
Parallel adders
 
Chapter 07 Digital Alrithmetic and Arithmetic Circuits
Chapter 07 Digital Alrithmetic and Arithmetic CircuitsChapter 07 Digital Alrithmetic and Arithmetic Circuits
Chapter 07 Digital Alrithmetic and Arithmetic Circuits
 
Number systems r002
Number systems  r002Number systems  r002
Number systems r002
 
Lec 02 data representation part 1
Lec 02 data representation part 1Lec 02 data representation part 1
Lec 02 data representation part 1
 
dld 01-introduction
dld 01-introductiondld 01-introduction
dld 01-introduction
 
Codes r005
Codes  r005Codes  r005
Codes r005
 
Code conversion r006
Code conversion r006Code conversion r006
Code conversion r006
 
FYBSC IT Digital Electronics Unit I Chapter I Number System and Binary Arithm...
FYBSC IT Digital Electronics Unit I Chapter I Number System and Binary Arithm...FYBSC IT Digital Electronics Unit I Chapter I Number System and Binary Arithm...
FYBSC IT Digital Electronics Unit I Chapter I Number System and Binary Arithm...
 
Number system
Number systemNumber system
Number system
 
Data representation
Data representationData representation
Data representation
 
Binary Arithmetic
Binary ArithmeticBinary Arithmetic
Binary Arithmetic
 
Data Representation
Data RepresentationData Representation
Data Representation
 

Semelhante a Objective Questions Digital Electronics

Gate 2013 complete solutions of ec electronics and communication engineering
Gate 2013 complete solutions of ec  electronics and communication engineeringGate 2013 complete solutions of ec  electronics and communication engineering
Gate 2013 complete solutions of ec electronics and communication engineering
manish katara
 
Analog electronics
Analog electronicsAnalog electronics
Analog electronics
nag16489
 

Semelhante a Objective Questions Digital Electronics (20)

Ae09 sol
Ae09 solAe09 sol
Ae09 sol
 
Online quesion deldunit-1-to_unit-4
Online quesion deldunit-1-to_unit-4Online quesion deldunit-1-to_unit-4
Online quesion deldunit-1-to_unit-4
 
AP PGECET Instrumentation 2016 question paper
AP PGECET Instrumentation 2016 question paperAP PGECET Instrumentation 2016 question paper
AP PGECET Instrumentation 2016 question paper
 
Ec204 qp
Ec204 qpEc204 qp
Ec204 qp
 
Gate ee 2008 with solutions
Gate ee 2008 with solutionsGate ee 2008 with solutions
Gate ee 2008 with solutions
 
Number systems and Boolean Reduction
Number systems and Boolean ReductionNumber systems and Boolean Reduction
Number systems and Boolean Reduction
 
Ec gate'13
Ec gate'13Ec gate'13
Ec gate'13
 
Gate 2013 complete solutions of ec electronics and communication engineering
Gate 2013 complete solutions of ec  electronics and communication engineeringGate 2013 complete solutions of ec  electronics and communication engineering
Gate 2013 complete solutions of ec electronics and communication engineering
 
Ies electronics engineering - control system
Ies   electronics engineering - control systemIes   electronics engineering - control system
Ies electronics engineering - control system
 
Digital logic design1
Digital logic design1Digital logic design1
Digital logic design1
 
15CS32 ADE Module 3
15CS32 ADE Module 315CS32 ADE Module 3
15CS32 ADE Module 3
 
F010113644
F010113644F010113644
F010113644
 
Multiplier and Accumulator Using Csla
Multiplier and Accumulator Using CslaMultiplier and Accumulator Using Csla
Multiplier and Accumulator Using Csla
 
Modern+digital+electronics rp+jain
Modern+digital+electronics rp+jainModern+digital+electronics rp+jain
Modern+digital+electronics rp+jain
 
Combinational and sequential logic
Combinational and sequential logicCombinational and sequential logic
Combinational and sequential logic
 
Digital electronics mcq
Digital electronics mcqDigital electronics mcq
Digital electronics mcq
 
Digital electronics-Digital Fundamentals-Unit1 Sample MCQ
Digital electronics-Digital Fundamentals-Unit1 Sample MCQ Digital electronics-Digital Fundamentals-Unit1 Sample MCQ
Digital electronics-Digital Fundamentals-Unit1 Sample MCQ
 
De20 sol
De20 solDe20 sol
De20 sol
 
Interview questions
Interview questionsInterview questions
Interview questions
 
Analog electronics
Analog electronicsAnalog electronics
Analog electronics
 

Mais de Nilesh Bhaskarrao Bahadure

Mais de Nilesh Bhaskarrao Bahadure (20)

Biomedical Signal Origin and Dynamics
Biomedical Signal Origin and DynamicsBiomedical Signal Origin and Dynamics
Biomedical Signal Origin and Dynamics
 
Introduction to Medical Image Processing
Introduction to Medical Image ProcessingIntroduction to Medical Image Processing
Introduction to Medical Image Processing
 
Timing diagram of microprocessor 8085
Timing diagram of microprocessor 8085Timing diagram of microprocessor 8085
Timing diagram of microprocessor 8085
 
Timers and counters of microcontroller 8051
Timers and counters of microcontroller 8051Timers and counters of microcontroller 8051
Timers and counters of microcontroller 8051
 
Serial communication of microcontroller 8051
Serial communication of microcontroller 8051Serial communication of microcontroller 8051
Serial communication of microcontroller 8051
 
Peripherals of Microprocessor 8085
Peripherals of Microprocessor 8085Peripherals of Microprocessor 8085
Peripherals of Microprocessor 8085
 
Microprocessor 8085 Basics
Microprocessor 8085 BasicsMicroprocessor 8085 Basics
Microprocessor 8085 Basics
 
Microcontroller 8051 instruction set and assemble directives
Microcontroller 8051 instruction set and assemble directivesMicrocontroller 8051 instruction set and assemble directives
Microcontroller 8051 instruction set and assemble directives
 
Microcontroller 8051 basics (part I)
Microcontroller 8051 basics (part I)Microcontroller 8051 basics (part I)
Microcontroller 8051 basics (part I)
 
Memory interfacing of microprocessor 8085
Memory interfacing of microprocessor 8085Memory interfacing of microprocessor 8085
Memory interfacing of microprocessor 8085
 
Memory interfacing of microcontroller 8051
Memory interfacing of microcontroller 8051Memory interfacing of microcontroller 8051
Memory interfacing of microcontroller 8051
 
Interrupts of microprocessor 8085
Interrupts of microprocessor 8085Interrupts of microprocessor 8085
Interrupts of microprocessor 8085
 
Interrupts of microcontroller 8051
Interrupts of microcontroller 8051Interrupts of microcontroller 8051
Interrupts of microcontroller 8051
 
Instruction sets of microprocessor 8085
Instruction sets of microprocessor 8085Instruction sets of microprocessor 8085
Instruction sets of microprocessor 8085
 
Embedded Systems
Embedded Systems Embedded Systems
Embedded Systems
 
Basic Electronics Semiconductor Diodes
Basic Electronics Semiconductor DiodesBasic Electronics Semiconductor Diodes
Basic Electronics Semiconductor Diodes
 
Basic Electronics Electrical Transducers
Basic Electronics Electrical TransducersBasic Electronics Electrical Transducers
Basic Electronics Electrical Transducers
 
Basic Electronics BJT
Basic Electronics BJTBasic Electronics BJT
Basic Electronics BJT
 
Applications of Microcontroller 8051
Applications of Microcontroller 8051Applications of Microcontroller 8051
Applications of Microcontroller 8051
 
Question Bank Programmable Logic Controller
Question Bank Programmable Logic ControllerQuestion Bank Programmable Logic Controller
Question Bank Programmable Logic Controller
 

Último

Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
9953056974 Low Rate Call Girls In Saket, Delhi NCR
 
Verification of thevenin's theorem for BEEE Lab (1).pptx
Verification of thevenin's theorem for BEEE Lab (1).pptxVerification of thevenin's theorem for BEEE Lab (1).pptx
Verification of thevenin's theorem for BEEE Lab (1).pptx
chumtiyababu
 
Integrated Test Rig For HTFE-25 - Neometrix
Integrated Test Rig For HTFE-25 - NeometrixIntegrated Test Rig For HTFE-25 - Neometrix
Integrated Test Rig For HTFE-25 - Neometrix
Neometrix_Engineering_Pvt_Ltd
 

Último (20)

FEA Based Level 3 Assessment of Deformed Tanks with Fluid Induced Loads
FEA Based Level 3 Assessment of Deformed Tanks with Fluid Induced LoadsFEA Based Level 3 Assessment of Deformed Tanks with Fluid Induced Loads
FEA Based Level 3 Assessment of Deformed Tanks with Fluid Induced Loads
 
Introduction to Serverless with AWS Lambda
Introduction to Serverless with AWS LambdaIntroduction to Serverless with AWS Lambda
Introduction to Serverless with AWS Lambda
 
Computer Networks Basics of Network Devices
Computer Networks  Basics of Network DevicesComputer Networks  Basics of Network Devices
Computer Networks Basics of Network Devices
 
Hostel management system project report..pdf
Hostel management system project report..pdfHostel management system project report..pdf
Hostel management system project report..pdf
 
Bhubaneswar🌹Call Girls Bhubaneswar ❤Komal 9777949614 💟 Full Trusted CALL GIRL...
Bhubaneswar🌹Call Girls Bhubaneswar ❤Komal 9777949614 💟 Full Trusted CALL GIRL...Bhubaneswar🌹Call Girls Bhubaneswar ❤Komal 9777949614 💟 Full Trusted CALL GIRL...
Bhubaneswar🌹Call Girls Bhubaneswar ❤Komal 9777949614 💟 Full Trusted CALL GIRL...
 
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
Call Girls in South Ex (delhi) call me [🔝9953056974🔝] escort service 24X7
 
Online electricity billing project report..pdf
Online electricity billing project report..pdfOnline electricity billing project report..pdf
Online electricity billing project report..pdf
 
Wadi Rum luxhotel lodge Analysis case study.pptx
Wadi Rum luxhotel lodge Analysis case study.pptxWadi Rum luxhotel lodge Analysis case study.pptx
Wadi Rum luxhotel lodge Analysis case study.pptx
 
A CASE STUDY ON CERAMIC INDUSTRY OF BANGLADESH.pptx
A CASE STUDY ON CERAMIC INDUSTRY OF BANGLADESH.pptxA CASE STUDY ON CERAMIC INDUSTRY OF BANGLADESH.pptx
A CASE STUDY ON CERAMIC INDUSTRY OF BANGLADESH.pptx
 
GEAR TRAIN- BASIC CONCEPTS AND WORKING PRINCIPLE
GEAR TRAIN- BASIC CONCEPTS AND WORKING PRINCIPLEGEAR TRAIN- BASIC CONCEPTS AND WORKING PRINCIPLE
GEAR TRAIN- BASIC CONCEPTS AND WORKING PRINCIPLE
 
kiln thermal load.pptx kiln tgermal load
kiln thermal load.pptx kiln tgermal loadkiln thermal load.pptx kiln tgermal load
kiln thermal load.pptx kiln tgermal load
 
data_management_and _data_science_cheat_sheet.pdf
data_management_and _data_science_cheat_sheet.pdfdata_management_and _data_science_cheat_sheet.pdf
data_management_and _data_science_cheat_sheet.pdf
 
Engineering Drawing focus on projection of planes
Engineering Drawing focus on projection of planesEngineering Drawing focus on projection of planes
Engineering Drawing focus on projection of planes
 
Online food ordering system project report.pdf
Online food ordering system project report.pdfOnline food ordering system project report.pdf
Online food ordering system project report.pdf
 
Verification of thevenin's theorem for BEEE Lab (1).pptx
Verification of thevenin's theorem for BEEE Lab (1).pptxVerification of thevenin's theorem for BEEE Lab (1).pptx
Verification of thevenin's theorem for BEEE Lab (1).pptx
 
PE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and propertiesPE 459 LECTURE 2- natural gas basic concepts and properties
PE 459 LECTURE 2- natural gas basic concepts and properties
 
Moment Distribution Method For Btech Civil
Moment Distribution Method For Btech CivilMoment Distribution Method For Btech Civil
Moment Distribution Method For Btech Civil
 
Integrated Test Rig For HTFE-25 - Neometrix
Integrated Test Rig For HTFE-25 - NeometrixIntegrated Test Rig For HTFE-25 - Neometrix
Integrated Test Rig For HTFE-25 - Neometrix
 
Generative AI or GenAI technology based PPT
Generative AI or GenAI technology based PPTGenerative AI or GenAI technology based PPT
Generative AI or GenAI technology based PPT
 
Thermal Engineering -unit - III & IV.ppt
Thermal Engineering -unit - III & IV.pptThermal Engineering -unit - III & IV.ppt
Thermal Engineering -unit - III & IV.ppt
 

Objective Questions Digital Electronics

  • 1. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 1 Sanjay Ghodawat University Kolhapur Department of Electrical & Electronics Engineering Semester: 4th Subject: Digital Electronics Circuit Objective/2 Marks Questions 1. The logical expression Y = A + A B is equivalent to (a) Y = AB (b) Y = A B (c) Y= A + B (d) Y = A + B 2. A Darlington emitter follower circuit is sometimes used in the output stage of a TTL gate in order to (a) Increase its IOL (b) Reduce its IOL (c) Increase its speed of operation (d) Reduce power dissipation 3. Commercially available ECL gears use two ground lines and one negative supply in order to (a) Reduce power dissipation (b) Increase fan out (c) Reduce loading effect (d) Eliminate the effect of power line glitches or the biasing circuit 4. The resolution of a 4 bit counting ADC is 0.5 volts. For an analog input of 6.6 Volts, the digital output of the ADC will be (a) 1011 (b) 1101 (c) 1100 (d) 1110 5. The minimized form of the logical expression (a) A C + B C +A B (b) A C + B C + A B (c) A C + B C + A B (d) A C + B C + A B 6. For a binary half – subtractor having two inputs A & B, the correct set of logical expressions for the outputs D ( = A minus B) and X (= borrow) are (a) D = A B + A B, X = A B (b) D = A B + A B + A B, X = A B (c) D = A B + A B, X = A B (d) D = A B + A B, X = A B 7. The ripple counter shown in the figure works as a
  • 2. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 2 (a) Mode - 3 up counter (b) Mode – 5 up counter (c) Mode – 3 down counter (d) Mode – 5 down counter 8. If CS = A15A14A13 is used as the chip select logic of a 4K RAM in an 8085 system, then its memory range will be (a) 3000 – 3FFF (b) 7000 – 7FFF (c) 5000 – 5FFF and 6000 – 6FFF (d) 6000 – 6FFF and 7000 – 7FFF 9. An 8 bit successive approximation analog to digital converter has full scale reading of 2.55V and its conversion time for an analog input of 1V is 20µS. the conversion time for a 2V input will be (a) 10 µs (b) 20 µs (c) 40 µs (d) 50 µs 10. The number of comparator in a 4 bit flash ADC is (a) 4 (b) 5 (c) 15 (d) 16 11. For the logic circuit shown in the figure, the required input condition (A,B,C) to make the output (x) = 1 is (a) 1,0,1 (b) 0,0,1 (c) 1,1,1 (d) 0,1,1 12. For the logic circuit shown in the figure, the simplified Boolean expression for the output Y is
  • 3. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 3 (a) A + B + C (b) A (c) B (d) C 13. A sequential circuit using D Flip flop and logic gates is shown in the figure, where X & Y are the inputs and Z is the output. The circuit is (a) S – R F/F with inputs X = R and Y = S (b) S – R F/F with inputs X = S and Y = R (c) J – K F/F with inputs X = J and Y = K (d) J – K F/F with inputs X = K and Y = J 14. In the figure, the J and K inputs of all the four flip flops are made high, the frequency of the signal at output Y is (a) 0.833 KHz (b) 1.0 KHz (c) 0.91 KHz (d) 0.77 KHz
  • 4. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 4 15. The 2’s complement representation of -17 is (a) 101110 (b) 101111 (c) 111110 (d) 110001 16. For the ring oscillator shown in the figure, the propagation delay of each inverter is 100 Pico sec. what is the fundamental frequency of the oscillator output? (a) 10 MHz (b) 100 MHz (c) 1 GHz (d) 2 GHz 17. An 8085 microprocessor based system uses a 4K x 8 bit RAM whose starting address is AA00H. the address of the last byte in this RAM is (a) 0FFF (b) 1000 (c) B9FF (d) BA00 18. In the TTL circuit in the figure, S2 and S0 are select lines and X7 and X0 are input lines. S0 and X0 are LSB’s. the output Y is 19. The digital block in the figure is realized using two positive edge triggered D – flip flops. Assume that for t < t0 , Q1 = Q2 = 0. The circuit in the digital block is given by:
  • 5. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 5 20. 21. 4 bit 2’s complement representation of a decimal number is 1000 the number is (a) +8 (b) 0 (c) -7 (d) -8 22. If the input to the digital circuit consisting of a cascade of 20 XOR gates is X, then the output Y is equal to
  • 6. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 6 (a) 0 (b) 1 (c) X (d) X 23. The number of comparator required in a 3 – bit comparator type ADC is (a) 2 (b) 3 (c) 7 (d) 8 24. The gates G1 and G2 in the figure have propagation delays of 10 nsec and 20 nsec respectively. If the input V1 makes an abrupt change from logic 0 to 1 at time t = t0, then the output waveform V0 is 25. The circuit in the figure has two CMOS NOR – gates. This circuit functions as a:
  • 7. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 7 (a) Flip flop (b) Schmitt trigger (c) Monostable multivibrator (d) Astable multivibrator 26. If the input X3, X2, X1 X0 to the ROM in the figure are 8 4 2 1 BCD numbers, then the outputs Y3, Y2, Y1 Y0 are 27. The number of distinct Boolean expressions of 4 variables is (a) 16 (b) 256 (c) 1024 (d) 65536 28. The minimum number of comparators required to build an 8 bit flash ADC is (a) 8 (b) 63 (c) 255 (d) 256 29. The output of the 74 series GATE of TTL gates is taken from a BJT in
  • 8. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 8 30. Without any additional circuitry, an 8:1 MUX can be used to obtain 31. A 0 to 6 counter consists of 3 flip flops and a combination circuit of 2 input gates. The combination circuit consists of (a) One AND gate (b) One OR gate (c) One AND gate and one OR gate (d) Two AND gate 32. The circuit shown in the figure has 4 boxes each described by inputs P, Q, R and outputs Y, Z with The circuit acts as a 33. If the functions W, X, Y and Z areas follows
  • 9. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 9 34. A 4 bit ripple counter and a 4 bit synchronous counter are made using flip flops having a propagation delay of 10 ns each. If the worst case delay in the ripple counter and the synchronous counter be R and S respectively, then (a) R = 10 ns, S = 40 ns (b) R = 40 ns, S = 10 ns (c) R = 10 ns, S = 30 ns (d) R = 30 ns, S = 10 ns 35. The DTL, TTL, ECL, and CMOS family GATE of digital IC’s are compared in the following 4 columns The correct column is (a) P (b) Q (c) R (d) S 36. The circuit shown in the figure is a 4 bit DAC (a) ±35% (b) ±20% (c) ±10% (d) ±5% 37. The circuit shown in the figure converts
  • 10. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 10 38. A master – slave flip flop has the characteristic that 39. The range of the signed decimal numbers that can be represented by 6 bit 1’s complement number is (a) -31 to +31 (b) -63 to +63 (c) -64 to +63 (d) -32 to +31 40. A digital system is required to amplify a binary encoded audio signal. The user should be able to control the gain of the amplifier from a minimum to a maximum in 100 increments. The minimum number of bits required to encode, in straight binary is (a) 8 (b) 6 (c) 5 (d) 7 41. Choose the correct one from among the alternatives A, B, C, D after matching an item from group 1 with the most appropriate item in group 2. Group 1 Group 2 P. Shift register 1.Frequency Q. Counter 2. Addressing in memory chips R. Decoder 3. Serial to parallel conversion (a) P – 3, Q – 2, R – 1 (b) P – 3, Q – 1, R – 2 (c) P – 2, Q – 1, R – 3 (d) P – 1, Q – 2, R – 2 42. The figure shows the internal schematic of a TTL AND – OR – Invert (AOI) gate. For the inputs shown in the figure, the output Y is
  • 11. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 11 (a) 0 (b) 1 (c) AB (d) AB 43. The minimum number of 2 –to – 1 multiplexers required to realize a 4 – to -1 multiplexer is (a) 1 (b) 2 (c) 3 (d) 4 44. The Boolean expression A C + B C is equivalent to 45. 46. In the modulo – 6 ripple counter shown in the figure, the output of the 2 – input gate is used to clear the J – K flip flops. The 2 – input gate is (a) NAND gate (b) NOR gate (c) OR gate (d) AND gate 47.
  • 12. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 12 48. Decimal 43 in hexadecimal and BCD number system is respectively. (a) B2, 0100 0011 (b) 2B, 0100 0011 (c) 2B, 0011 0100 (d) B2, 0100 0100 49. The Boolean function f implemented in the figure using two input multiplexers is 50. 51.
  • 13. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 13 52. 53. (a) 010 (b) 100 (c) 111 (d) 101 54. The number of product terms in the minimized sum of product expression obtained through the following K – map is (where, ‘d’ denotes don’t care states)
  • 14. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 14 1 0 0 1 0 D 0 0 0 0 D 1 1 0 0 1 (a) 2 (b) 3 (c) 4 (d) 5 55. 56. (a) Output 7 (b) Output 5 (c) Output 2 (d) Output 0 57. For the circuit shown in the figure below, two 4 bit parallel – in – serial – out shift register loaded with the data shown are used to feed data to a full adder. Initially, all the flip – flops are in clear state. After applying two clock pulses, the output of the full adder should be (a) S = 0 C0 = 0 (b) S = 0 C0 = 1 (c) S = 1 C0 = 0 (d) S = 1 C0 = 1
  • 15. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 15 58.
  • 16. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 16 59. 60.
  • 17. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 17 61. X = 01110 and Y = 11001 are two 5 bit binary numbers represented in two’s complement format. The sum of X and Y represented in two’s complement format using 6 bits is (a) 100111 (b) 001000 (c) 000111 (d) 101001 62. The Boolean function Y = AB + CD is to be realized using only 2 – input NAND gates. The minimum number of gates required is (a) 2 (b) 3 (c) 4 (d) 5 63. 64.
  • 18. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 18 65. 66.
  • 19. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 19 67. Statement for linked answer questions 73 & 74: 68. The current is (a) 31.25 µA (b) 62.5 µA (c) 125 µA (d) 250 µA 69. The voltage V0 is
  • 20. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 20 (a) -0.781 V (b) -1.562 V (c) -3.125 V (d) -6.250 V 70. 71. The two numbers represented in signed two’s complement form are P = 11101101 and Q = 11100110. If Q is subtracted from P, the value obtained in signed 2’s complement for is (a) 100000111 (b) 00000111 (c) 11111001 (d) 111111001 72. 73.
  • 21. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 21 74.
  • 22. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 22 75. Statement for linked answer questions 81 & 82
  • 23. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 23 76. The stable reading of the LED displays is (a) 06 (b) 07 (c) 12 (d) 13 77. The magnitude of the error between VDAC and Vin at steady state in Volts is (a) 0.2 (b) 0.3 (c) 0.5 (d) 1.0 78. The full forms of the abbreviations TTL and CMOS in reference to logic families are (a) Triple transistor logic and chip metal oxide semiconductor (b) Triple transistor logic and chip metal oxide semiconductor (c) Transistor transistor logic and complementary metal oxide semiconductor (d) Transistor transistor logic and complementary metal oxide silicon 79. 80. What are the minimum number of 2 – to – 1 multiplexers required to generate a 2 input AND gate and a 2 input EX – OR gate? (a) 1 and 2 (b) 1 and 3 (c) 1 and 1 (d) 2 and 2 81.
  • 24. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 24 82. Statement for linked answer questions
  • 25. Dr. Nilesh B Bahadure, School of Technology – Electronics Engineering Page 25 83. If segment a to g are considered as functions of P1 and P2, then which of the following is correct? 84. What are the minimum numbers of NOT gates and 2 input OR gates required to design the logic of the driver for this 7 – segment display? Ignore the questions related to microprocessor 8085