SlideShare uma empresa Scribd logo
1 de 22
CMOS VLSI Design Technology,  and  Future Trends Piyush kumar Final yr.(ece dept.)
CONTENTS ,[object Object],[object Object],[object Object],[object Object],[object Object],[object Object],[object Object],[object Object],[object Object],[object Object]
CMOS  TECHNOLOGY  OVERVIEW   Complementary-symmetry / metal-oxide-semiconductor  (CMOS)  is a major class of integrated circuits. CMOS chips include microprocessor, microcontroller, static RAM, and other digital logic circuits. The words “complementary-symmetry” refers to the fact that the design uses symmetrical pairs of p-type and n-type MOSFET transistors for logic functions, only one of which is switched on at any time (Figure 1.)
[object Object],[object Object]
Basic N Well CMOS technology
A Study of VLSI Technology  and  Impact on Nanotechnology   ,[object Object],I . Nanotechnology and CAEN  Chemically assembled electronic Nanotechnology (CAEN), a form of electronic nanotechnology (EN), that uses Self-alignment to construct electronic circuits out of Nanometer-scale devices. CAEN devices are a promising alternative to CMOS-based devices; particularly CMOS based reconfigurable devices [2]. Following International Technology Roadmaps for Semiconductor (ITRS), advanced silicon foundries are manufacturing a full spectrum of integrated-circuit products down to 90-nm technology node today. A few companies like IBM and INTEL have launched a few chips using 65 nm technologies, eg. Quad core processor using 65nm [7] . At this stage, many of the device characteristics are no longer a straightforward extension of past generations. Scaling is beyond simple shrinking of 3D physical dimensions of devices.
II. WAFERS in Nano CHIPS  A study of the documents from the research labs and marketing organization around the world reveal that concept of Silicon wafers is undergoing a change slowly with the SOI and other chips. If CMOS Nanotechnology is to be replaced by CAEN, the availability of wafer spectrum for research wi; be aswide as follows: A. SOI Wafers SOI: silicon on insulator 2” SOIP(100) 500anstrom Si layer 4” SOINor P (100) Device 2-4 m SOI layer diameter: 200mm crystal orientation: <100> 4 deg off-axis Dopant: N type (Phosphor) SOI layer thickness: 3.0um   III. Nano wires and Interconnects Stochastically assembled nanoscale architectures have the potential to achieve device densities 100 times greater than today's CMOS.  A key challenge facing nanotechnologies is controlling parallel sets of nanowires (NWs)
IV. NANOTRANSISORS:- It is required to unerstand and study on the carrier transport theory to understand the electron conduction behavior in transistors smaller than 20-nm. In nano-scale transistors, the number of atoms in the active region is finite; the nature of random distribution of atoms in the active region causes fluctuation in device property and deteriorates the design margins for integration. Nonetheless, scientists and engineers in Foundry master the variability in device
Advanced Depleted-Substrate Transistors: Single-gate, Double-gate transisters
Integrated CMOS Tri-Gate Transistors in new Ics   ,[object Object],[object Object]
1. Introduction: Moore’s Law
 
[object Object]
[object Object]
[object Object]
 
Limitations of Trigate Transisters: ,[object Object],[object Object],[object Object],[object Object],[object Object],[object Object],[object Object],[object Object],[object Object],[object Object],[object Object]
To reduce short channel effects, we need to reduce Xd(channel depletion layer thickness), Xj( Junction depletion width),Tox (oxide layer thickness under gate) So we will use an special type of  FET called FINFET
Application:   A New High Speed CMOS Camera for Real-Time Tracking Applications  : There are many potential applications for very high-speed vision sensors in robotics. Maybe tracking is the most obvious one. The main idea of this paper is to combine existing standard technology (CMOS imaging sensors The performance of this new camera is on one hand limited by the maximum pixel clock of the sensor, on the other hand by the USB 2.0 micro frame timing and bandwidth constraints.
CONCLUSION  The goal was to study the various materials used in VLSI technology. The study reveals that present scaling of the CMOS technology to nano dimensions will have to limit at some point and make further scaling may be impossible while retaining all the electrical characteristics of the devices .
REFERENCES:-  ,[object Object],[object Object],[object Object],[object Object],[object Object],[object Object]
Thanks you ?

Mais conteúdo relacionado

Mais procurados

Vlsi design and fabrication ppt
Vlsi design and fabrication  pptVlsi design and fabrication  ppt
Vlsi design and fabrication ppt
Manjushree Mashal
 

Mais procurados (20)

Power dissipation cmos
Power dissipation cmosPower dissipation cmos
Power dissipation cmos
 
Matching concept in Microelectronics
Matching concept in MicroelectronicsMatching concept in Microelectronics
Matching concept in Microelectronics
 
Rc delay modelling in vlsi
Rc delay modelling in vlsiRc delay modelling in vlsi
Rc delay modelling in vlsi
 
CMOS Topic 5 -_cmos_inverter
CMOS Topic 5 -_cmos_inverterCMOS Topic 5 -_cmos_inverter
CMOS Topic 5 -_cmos_inverter
 
Vlsi design and fabrication ppt
Vlsi design and fabrication  pptVlsi design and fabrication  ppt
Vlsi design and fabrication ppt
 
Twin well process
Twin well processTwin well process
Twin well process
 
Fabrication steps of IC
Fabrication steps of ICFabrication steps of IC
Fabrication steps of IC
 
Analog Layout design
Analog Layout design Analog Layout design
Analog Layout design
 
MOS-Nonideal charecteristics
MOS-Nonideal charecteristicsMOS-Nonideal charecteristics
MOS-Nonideal charecteristics
 
Layout02 (1)
Layout02 (1)Layout02 (1)
Layout02 (1)
 
THE CMOS VLSI DESIGN
THE CMOS VLSI DESIGNTHE CMOS VLSI DESIGN
THE CMOS VLSI DESIGN
 
Layouts
LayoutsLayouts
Layouts
 
VLSI Design(Fabrication)
VLSI Design(Fabrication)VLSI Design(Fabrication)
VLSI Design(Fabrication)
 
BGR
BGRBGR
BGR
 
Vlsi stick daigram (JCE)
Vlsi stick daigram (JCE)Vlsi stick daigram (JCE)
Vlsi stick daigram (JCE)
 
Cmos design rule
Cmos design ruleCmos design rule
Cmos design rule
 
MOS and BiCMOS Circuit design Process
MOS and BiCMOS Circuit design ProcessMOS and BiCMOS Circuit design Process
MOS and BiCMOS Circuit design Process
 
Mosfet
MosfetMosfet
Mosfet
 
Pass Transistor Logic
Pass Transistor LogicPass Transistor Logic
Pass Transistor Logic
 
VLSI Design-Lecture2 introduction to ic technology
VLSI Design-Lecture2 introduction to ic technologyVLSI Design-Lecture2 introduction to ic technology
VLSI Design-Lecture2 introduction to ic technology
 

Semelhante a CMOS VLSI design

Iedm 2012 techprogram
Iedm 2012 techprogramIedm 2012 techprogram
Iedm 2012 techprogram
hquynh
 
Please read the following IEEE Spectrum articles and answer the quest.pdf
Please read the following IEEE Spectrum articles and answer the quest.pdfPlease read the following IEEE Spectrum articles and answer the quest.pdf
Please read the following IEEE Spectrum articles and answer the quest.pdf
fasttrackcomputersol
 

Semelhante a CMOS VLSI design (20)

Analog and digital circuit design in 65 nm CMOS end of the road.docx
Analog and digital circuit design in 65 nm CMOS end of the road.docxAnalog and digital circuit design in 65 nm CMOS end of the road.docx
Analog and digital circuit design in 65 nm CMOS end of the road.docx
 
tri gate transistors
tri gate transistorstri gate transistors
tri gate transistors
 
REVIEW PAPER ON NEW TECHNOLOGY BASED NANOSCALE TRANSISTOR
REVIEW PAPER ON NEW TECHNOLOGY BASED NANOSCALE TRANSISTORREVIEW PAPER ON NEW TECHNOLOGY BASED NANOSCALE TRANSISTOR
REVIEW PAPER ON NEW TECHNOLOGY BASED NANOSCALE TRANSISTOR
 
REVIEW PAPER ON NEW TECHNOLOGY BASED NANOSCALE TRANSISTOR
REVIEW PAPER ON NEW TECHNOLOGY BASED NANOSCALE TRANSISTORREVIEW PAPER ON NEW TECHNOLOGY BASED NANOSCALE TRANSISTOR
REVIEW PAPER ON NEW TECHNOLOGY BASED NANOSCALE TRANSISTOR
 
VLSI FUNDAMENTALS--ABU SYED KUET
VLSI FUNDAMENTALS--ABU SYED KUETVLSI FUNDAMENTALS--ABU SYED KUET
VLSI FUNDAMENTALS--ABU SYED KUET
 
Iedm 2012 techprogram
Iedm 2012 techprogramIedm 2012 techprogram
Iedm 2012 techprogram
 
Investigation and design of ion-implanted MOSFET based on (18 nm) channel length
Investigation and design of ion-implanted MOSFET based on (18 nm) channel lengthInvestigation and design of ion-implanted MOSFET based on (18 nm) channel length
Investigation and design of ion-implanted MOSFET based on (18 nm) channel length
 
Structural and Electrical Analysis of Various MOSFET Designs
Structural and Electrical Analysis of Various MOSFET DesignsStructural and Electrical Analysis of Various MOSFET Designs
Structural and Electrical Analysis of Various MOSFET Designs
 
Design and test challenges in Nano-scale analog and mixed CMOS technology
Design and test challenges in Nano-scale analog and mixed CMOS technology Design and test challenges in Nano-scale analog and mixed CMOS technology
Design and test challenges in Nano-scale analog and mixed CMOS technology
 
Kg3418451855
Kg3418451855Kg3418451855
Kg3418451855
 
W04406104107
W04406104107W04406104107
W04406104107
 
Easiest Monolithic 3D IC
Easiest Monolithic 3D ICEasiest Monolithic 3D IC
Easiest Monolithic 3D IC
 
Please read the following IEEE Spectrum articles and answer the quest.pdf
Please read the following IEEE Spectrum articles and answer the quest.pdfPlease read the following IEEE Spectrum articles and answer the quest.pdf
Please read the following IEEE Spectrum articles and answer the quest.pdf
 
Lf3420252035
Lf3420252035Lf3420252035
Lf3420252035
 
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGY
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGYULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGY
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGY
 
DESIGN AND MODELLING OF DIFFERENT SRAM’S BASED ON CNTFET 32NM TECHNOLOGY
DESIGN AND MODELLING OF DIFFERENT SRAM’S BASED ON CNTFET 32NM TECHNOLOGYDESIGN AND MODELLING OF DIFFERENT SRAM’S BASED ON CNTFET 32NM TECHNOLOGY
DESIGN AND MODELLING OF DIFFERENT SRAM’S BASED ON CNTFET 32NM TECHNOLOGY
 
My VLSI.pptx
My VLSI.pptxMy VLSI.pptx
My VLSI.pptx
 
EC6601 VLSI Design CMOS Fabrication
EC6601 VLSI Design   CMOS FabricationEC6601 VLSI Design   CMOS Fabrication
EC6601 VLSI Design CMOS Fabrication
 
Matematicas
MatematicasMatematicas
Matematicas
 
Design of Nanoscale 3-T DRAM using FinFET
Design of Nanoscale 3-T DRAM using FinFETDesign of Nanoscale 3-T DRAM using FinFET
Design of Nanoscale 3-T DRAM using FinFET
 

Mais de Rajan Kumar

Virtual Private Network
Virtual Private NetworkVirtual Private Network
Virtual Private Network
Rajan Kumar
 
Temperature Distribution In Journal Bearing
Temperature Distribution In Journal BearingTemperature Distribution In Journal Bearing
Temperature Distribution In Journal Bearing
Rajan Kumar
 
Sensors On 3d Digitization
Sensors On 3d DigitizationSensors On 3d Digitization
Sensors On 3d Digitization
Rajan Kumar
 
Foult Tolerence In Distributed System
Foult Tolerence In Distributed SystemFoult Tolerence In Distributed System
Foult Tolerence In Distributed System
Rajan Kumar
 
Implementation Of Bss And Nss In Mobile Communication
Implementation Of Bss And Nss In Mobile CommunicationImplementation Of Bss And Nss In Mobile Communication
Implementation Of Bss And Nss In Mobile Communication
Rajan Kumar
 
Fluorescent Multi-Layer Disc
Fluorescent Multi-Layer DiscFluorescent Multi-Layer Disc
Fluorescent Multi-Layer Disc
Rajan Kumar
 

Mais de Rajan Kumar (20)

Solar Sunseekar
Solar SunseekarSolar Sunseekar
Solar Sunseekar
 
Cmos Sensor
Cmos SensorCmos Sensor
Cmos Sensor
 
Wind Turbine
Wind TurbineWind Turbine
Wind Turbine
 
Wind Mill
Wind MillWind Mill
Wind Mill
 
Wimax
WimaxWimax
Wimax
 
Voip
VoipVoip
Voip
 
Virtual Private Network
Virtual Private NetworkVirtual Private Network
Virtual Private Network
 
Temperature Distribution In Journal Bearing
Temperature Distribution In Journal BearingTemperature Distribution In Journal Bearing
Temperature Distribution In Journal Bearing
 
Soler Car
Soler CarSoler Car
Soler Car
 
Sensors On 3d Digitization
Sensors On 3d DigitizationSensors On 3d Digitization
Sensors On 3d Digitization
 
Iptv
IptvIptv
Iptv
 
Holography
HolographyHolography
Holography
 
Foult Tolerence In Distributed System
Foult Tolerence In Distributed SystemFoult Tolerence In Distributed System
Foult Tolerence In Distributed System
 
Hydraulic Ram
Hydraulic RamHydraulic Ram
Hydraulic Ram
 
Implementation Of Bss And Nss In Mobile Communication
Implementation Of Bss And Nss In Mobile CommunicationImplementation Of Bss And Nss In Mobile Communication
Implementation Of Bss And Nss In Mobile Communication
 
Infiband
InfibandInfiband
Infiband
 
Smart Cards
Smart CardsSmart Cards
Smart Cards
 
Jini
JiniJini
Jini
 
Fluorescent Multi-Layer Disc
Fluorescent Multi-Layer DiscFluorescent Multi-Layer Disc
Fluorescent Multi-Layer Disc
 
Manet
ManetManet
Manet
 

Último

1029-Danh muc Sach Giao Khoa khoi 6.pdf
1029-Danh muc Sach Giao Khoa khoi  6.pdf1029-Danh muc Sach Giao Khoa khoi  6.pdf
1029-Danh muc Sach Giao Khoa khoi 6.pdf
QucHHunhnh
 
Beyond the EU: DORA and NIS 2 Directive's Global Impact
Beyond the EU: DORA and NIS 2 Directive's Global ImpactBeyond the EU: DORA and NIS 2 Directive's Global Impact
Beyond the EU: DORA and NIS 2 Directive's Global Impact
PECB
 

Último (20)

Z Score,T Score, Percential Rank and Box Plot Graph
Z Score,T Score, Percential Rank and Box Plot GraphZ Score,T Score, Percential Rank and Box Plot Graph
Z Score,T Score, Percential Rank and Box Plot Graph
 
Application orientated numerical on hev.ppt
Application orientated numerical on hev.pptApplication orientated numerical on hev.ppt
Application orientated numerical on hev.ppt
 
On National Teacher Day, meet the 2024-25 Kenan Fellows
On National Teacher Day, meet the 2024-25 Kenan FellowsOn National Teacher Day, meet the 2024-25 Kenan Fellows
On National Teacher Day, meet the 2024-25 Kenan Fellows
 
Micro-Scholarship, What it is, How can it help me.pdf
Micro-Scholarship, What it is, How can it help me.pdfMicro-Scholarship, What it is, How can it help me.pdf
Micro-Scholarship, What it is, How can it help me.pdf
 
INDIA QUIZ 2024 RLAC DELHI UNIVERSITY.pptx
INDIA QUIZ 2024 RLAC DELHI UNIVERSITY.pptxINDIA QUIZ 2024 RLAC DELHI UNIVERSITY.pptx
INDIA QUIZ 2024 RLAC DELHI UNIVERSITY.pptx
 
Mixin Classes in Odoo 17 How to Extend Models Using Mixin Classes
Mixin Classes in Odoo 17  How to Extend Models Using Mixin ClassesMixin Classes in Odoo 17  How to Extend Models Using Mixin Classes
Mixin Classes in Odoo 17 How to Extend Models Using Mixin Classes
 
1029-Danh muc Sach Giao Khoa khoi 6.pdf
1029-Danh muc Sach Giao Khoa khoi  6.pdf1029-Danh muc Sach Giao Khoa khoi  6.pdf
1029-Danh muc Sach Giao Khoa khoi 6.pdf
 
Measures of Central Tendency: Mean, Median and Mode
Measures of Central Tendency: Mean, Median and ModeMeasures of Central Tendency: Mean, Median and Mode
Measures of Central Tendency: Mean, Median and Mode
 
Role Of Transgenic Animal In Target Validation-1.pptx
Role Of Transgenic Animal In Target Validation-1.pptxRole Of Transgenic Animal In Target Validation-1.pptx
Role Of Transgenic Animal In Target Validation-1.pptx
 
Explore beautiful and ugly buildings. Mathematics helps us create beautiful d...
Explore beautiful and ugly buildings. Mathematics helps us create beautiful d...Explore beautiful and ugly buildings. Mathematics helps us create beautiful d...
Explore beautiful and ugly buildings. Mathematics helps us create beautiful d...
 
ICT role in 21st century education and it's challenges.
ICT role in 21st century education and it's challenges.ICT role in 21st century education and it's challenges.
ICT role in 21st century education and it's challenges.
 
Energy Resources. ( B. Pharmacy, 1st Year, Sem-II) Natural Resources
Energy Resources. ( B. Pharmacy, 1st Year, Sem-II) Natural ResourcesEnergy Resources. ( B. Pharmacy, 1st Year, Sem-II) Natural Resources
Energy Resources. ( B. Pharmacy, 1st Year, Sem-II) Natural Resources
 
PROCESS RECORDING FORMAT.docx
PROCESS      RECORDING        FORMAT.docxPROCESS      RECORDING        FORMAT.docx
PROCESS RECORDING FORMAT.docx
 
Web & Social Media Analytics Previous Year Question Paper.pdf
Web & Social Media Analytics Previous Year Question Paper.pdfWeb & Social Media Analytics Previous Year Question Paper.pdf
Web & Social Media Analytics Previous Year Question Paper.pdf
 
Basic Civil Engineering first year Notes- Chapter 4 Building.pptx
Basic Civil Engineering first year Notes- Chapter 4 Building.pptxBasic Civil Engineering first year Notes- Chapter 4 Building.pptx
Basic Civil Engineering first year Notes- Chapter 4 Building.pptx
 
How to Give a Domain for a Field in Odoo 17
How to Give a Domain for a Field in Odoo 17How to Give a Domain for a Field in Odoo 17
How to Give a Domain for a Field in Odoo 17
 
Asian American Pacific Islander Month DDSD 2024.pptx
Asian American Pacific Islander Month DDSD 2024.pptxAsian American Pacific Islander Month DDSD 2024.pptx
Asian American Pacific Islander Month DDSD 2024.pptx
 
Beyond the EU: DORA and NIS 2 Directive's Global Impact
Beyond the EU: DORA and NIS 2 Directive's Global ImpactBeyond the EU: DORA and NIS 2 Directive's Global Impact
Beyond the EU: DORA and NIS 2 Directive's Global Impact
 
Advanced Views - Calendar View in Odoo 17
Advanced Views - Calendar View in Odoo 17Advanced Views - Calendar View in Odoo 17
Advanced Views - Calendar View in Odoo 17
 
ICT Role in 21st Century Education & its Challenges.pptx
ICT Role in 21st Century Education & its Challenges.pptxICT Role in 21st Century Education & its Challenges.pptx
ICT Role in 21st Century Education & its Challenges.pptx
 

CMOS VLSI design

  • 1. CMOS VLSI Design Technology, and Future Trends Piyush kumar Final yr.(ece dept.)
  • 2.
  • 3. CMOS TECHNOLOGY OVERVIEW Complementary-symmetry / metal-oxide-semiconductor (CMOS) is a major class of integrated circuits. CMOS chips include microprocessor, microcontroller, static RAM, and other digital logic circuits. The words “complementary-symmetry” refers to the fact that the design uses symmetrical pairs of p-type and n-type MOSFET transistors for logic functions, only one of which is switched on at any time (Figure 1.)
  • 4.
  • 5. Basic N Well CMOS technology
  • 6.
  • 7. II. WAFERS in Nano CHIPS A study of the documents from the research labs and marketing organization around the world reveal that concept of Silicon wafers is undergoing a change slowly with the SOI and other chips. If CMOS Nanotechnology is to be replaced by CAEN, the availability of wafer spectrum for research wi; be aswide as follows: A. SOI Wafers SOI: silicon on insulator 2” SOIP(100) 500anstrom Si layer 4” SOINor P (100) Device 2-4 m SOI layer diameter: 200mm crystal orientation: <100> 4 deg off-axis Dopant: N type (Phosphor) SOI layer thickness: 3.0um III. Nano wires and Interconnects Stochastically assembled nanoscale architectures have the potential to achieve device densities 100 times greater than today's CMOS. A key challenge facing nanotechnologies is controlling parallel sets of nanowires (NWs)
  • 8. IV. NANOTRANSISORS:- It is required to unerstand and study on the carrier transport theory to understand the electron conduction behavior in transistors smaller than 20-nm. In nano-scale transistors, the number of atoms in the active region is finite; the nature of random distribution of atoms in the active region causes fluctuation in device property and deteriorates the design margins for integration. Nonetheless, scientists and engineers in Foundry master the variability in device
  • 9. Advanced Depleted-Substrate Transistors: Single-gate, Double-gate transisters
  • 10.
  • 12.  
  • 13.
  • 14.
  • 15.
  • 16.  
  • 17.
  • 18. To reduce short channel effects, we need to reduce Xd(channel depletion layer thickness), Xj( Junction depletion width),Tox (oxide layer thickness under gate) So we will use an special type of FET called FINFET
  • 19. Application: A New High Speed CMOS Camera for Real-Time Tracking Applications : There are many potential applications for very high-speed vision sensors in robotics. Maybe tracking is the most obvious one. The main idea of this paper is to combine existing standard technology (CMOS imaging sensors The performance of this new camera is on one hand limited by the maximum pixel clock of the sensor, on the other hand by the USB 2.0 micro frame timing and bandwidth constraints.
  • 20. CONCLUSION The goal was to study the various materials used in VLSI technology. The study reveals that present scaling of the CMOS technology to nano dimensions will have to limit at some point and make further scaling may be impossible while retaining all the electrical characteristics of the devices .
  • 21.