SlideShare uma empresa Scribd logo
1 de 5
Data sheet 1.2V Power clamp
TSMC 65nm
Sofics has verified its TakeCharge ESD protection clamps on technology
nodes between 0.25um CMOS down to 5nm across various fabs and
foundries. The ESD clamps are siliconand product proven in more than 4500
mass produced IC-products. The cells provide competitive advantage
through improved yield, reduced silicon footprint and enable advanced
multimedia and wireless interfaces like HDMI, USB 3.0, SATA, WIFI, GPS and
Bluetooth.
The ESD clamp described in this document protects 1.2V core domains in
TSMC 65nm CMOS technology.
Data sheet: TSMC 65nm 1.2V Power clamp DS-TS65-PC1V2
Sofics Proprietary – ©2021 Page 2
TSMC 65nm 1.2V Power clamp
Clamp type and usage
The Sofics ESD cells cover all types of protection conceptsand approaches as detailed in the figure below. The ESD
clamp cell described in this document is a type Power clamp.
TSMC 65nm 1.2V Comments
Core Protection YES
Input Protection
Output Protection
I/O Protection
Over Voltage Tolerant I/O (OVT)
Under Voltage Tolerant I/O (UVT)
Inter Domain Protection
Stress cases covered
PAD to VSS VSS to PAD
VDD to PAD PAD to VDD
VDD to VSS Power clamp VSS to VDD Reverse diode
Connections in the cell
 Vdd, Vss
Features
 Customized efficient 1.2V ESD core protection
o ± 2 kV Human Body Model (HBM)
o ± 200 V Machine Model (MM)
o Latch-Up safe
 Low Clamping Voltage
 Small Area Dimensions
o Pitch = 50 µm
o Metals used: M1-M4 (M3-M4 bus)
Data sheet: TSMC 65nm 1.2V Power clamp DS-TS65-PC1V2
Sofics Proprietary – ©2021 Page 3
Maximum ratings
Rating Symbol Value Unit
Min Max
Supply Voltage Range (DC) VDD -0.3 1.32 V
Input/Output Voltage Range (DC) VIO -0.3 1.32 V
Operating Temperature Top -25 125 °C
Burn-in Voltage (DC @ 125°C) 1.8 V
Stresses exceeding these maximumratings maydamage the device. Functional operationabove the recommended operating
conditions is not implied. Extended exposure to stresses above the recommended operating conditions may affect device
reliability.
The provided golden cell is designed for these maximum ratings/specifications. If the desired specification level differs, the
goldencellhas to be scaled upor downbyusing the Sofics implementation/scaling guidelines to remaina robust and effective
ESD protection for the different specifications.
Electrical Characteristics
Tamb = 25°C unless stated otherwise
Parameter Symbol Min. Typ. Max. Unit
Trigger Voltage Vt1 - 3.1 - V
Holding Voltage Vh - 2.4 - V
Breakdown Current It2 - 2.7 - A
Breakdown Voltage Vt2 - 5.3 - V
Maximum Current Imax - 2.1 - A
Maximum Voltage Vmax - 4.74 - V
On-Resistance Ron - 1 - Ohm
Leakage current @ Tamb = 25 °C
@ VDD+10%
Ileak - 95.27 - pA
Leakage current @ Tamb = 125 °C
@ VDD+10%
Ileak - 11 - nA
HBM – Human Body Model
(applicablefor standalonegolden cell)
-2 - +2 kV
MM – Machine Model
(applicablefor standalonegolden cell)
-200 - +200 V
Data sheet: TSMC 65nm 1.2V Power clamp DS-TS65-PC1V2
Sofics Proprietary – ©2021 Page 4
Process, Area and integration
 Process: TSMC 65 nm – LP
 Used Metals: 3 metals
 Special needed Layer: N/A
 Cell Area: 5997µm² (50.29 µm x 119.235 µm)
 Clamp Area: 1906µm² (50.04 µm x 38.1 µm)
Customization possible
 Different metallization scheme
 Different ESD robustness level
 Different aspect ratio
 Different behaviour (Vt1, Vh, …)
 Tolerated voltage
Data sheet: TSMC 65nm 1.2V Power clamp DS-TS65-PC1V2
Sofics Proprietary – ©2021 Page 5
About Sofics
Sofics is a foundry independent semiconductor IP provider that has supported 100+ companies worldwide
with customized/specialty Analog IOs and on-chip ESD protection. Fabless companies using Sofics IP can
enable higher performance, higher robustness and reduce design time and cost. Our technology has been
characterized on 10 foundries including advanced nodes at TSMC, UMC, GF.
Sofics IP is used for design projects at 4 of the top-5 semiconductor companies, 6 out of the top-10. The
technology has been siliconproven on more than 50 different processes and integrated into more than 4500
IC designs since 2000.
Sofics is a TSMC 9000™ quality approved ESD solutions provider for TSMC processes
Contact us
Sofics BV
BTW BE 0472.687.037 RPR Gent afdeling Oostende
Engineering office
Sint-Godelievestraat 32
9880 Aalter, Belgium
Website: www.sofics.com
Connect through email: info@mail.sofics.com
Notes
As is the case with many published ESD design solutions, the techniques and protection solutions described
in this data sheet are protected by patents and patents pending and cannot be copied freely. PowerQubic,
TakeCharge, and Sofics are trademarks of Sofics BV.

Mais conteúdo relacionado

Mais procurados

DOMINO LOGIC CIRCUIT (VLSI)
DOMINO LOGIC CIRCUIT (VLSI)DOMINO LOGIC CIRCUIT (VLSI)
DOMINO LOGIC CIRCUIT (VLSI)AmiBokasoda
 
4 Current Mirrors 2022.pptx
4 Current Mirrors 2022.pptx4 Current Mirrors 2022.pptx
4 Current Mirrors 2022.pptxhamidkhan498605
 
Operational Amplifier Design
Operational Amplifier DesignOperational Amplifier Design
Operational Amplifier DesignBharat Biyani
 
IC Technology
IC Technology IC Technology
IC Technology sdpable
 
Ee6378 bandgap reference
Ee6378 bandgap referenceEe6378 bandgap reference
Ee6378 bandgap referencessuser2038c9
 
Digital modulation techniques
Digital modulation techniquesDigital modulation techniques
Digital modulation techniquesSakshi Verma
 
1-ф to 1-ф Cycloconverter ppt
1-ф to 1-ф Cycloconverter ppt1-ф to 1-ф Cycloconverter ppt
1-ф to 1-ф Cycloconverter pptUtsav Yagnik
 
1.2V Analog I/O with full local ESD protection for TSMC 65nm technology
1.2V Analog I/O with full local ESD protection for TSMC 65nm technology1.2V Analog I/O with full local ESD protection for TSMC 65nm technology
1.2V Analog I/O with full local ESD protection for TSMC 65nm technologySofics
 
Differential amplifier
Differential amplifierDifferential amplifier
Differential amplifierJayadeep Kumar
 
Operational Amplifier Part 1
Operational Amplifier Part 1Operational Amplifier Part 1
Operational Amplifier Part 1Mukesh Tekwani
 

Mais procurados (20)

DOMINO LOGIC CIRCUIT (VLSI)
DOMINO LOGIC CIRCUIT (VLSI)DOMINO LOGIC CIRCUIT (VLSI)
DOMINO LOGIC CIRCUIT (VLSI)
 
4 Current Mirrors 2022.pptx
4 Current Mirrors 2022.pptx4 Current Mirrors 2022.pptx
4 Current Mirrors 2022.pptx
 
Operational Amplifier Design
Operational Amplifier DesignOperational Amplifier Design
Operational Amplifier Design
 
IC Technology
IC Technology IC Technology
IC Technology
 
Dynamic logic circuits
Dynamic logic circuitsDynamic logic circuits
Dynamic logic circuits
 
SigmaDeltaADC
SigmaDeltaADCSigmaDeltaADC
SigmaDeltaADC
 
Jfet electronica 2
Jfet  electronica 2Jfet  electronica 2
Jfet electronica 2
 
Pass Transistor Logic
Pass Transistor LogicPass Transistor Logic
Pass Transistor Logic
 
Ee6378 bandgap reference
Ee6378 bandgap referenceEe6378 bandgap reference
Ee6378 bandgap reference
 
BGR
BGRBGR
BGR
 
Digital modulation techniques
Digital modulation techniquesDigital modulation techniques
Digital modulation techniques
 
Pll ppt
Pll pptPll ppt
Pll ppt
 
1-ф to 1-ф Cycloconverter ppt
1-ф to 1-ф Cycloconverter ppt1-ф to 1-ф Cycloconverter ppt
1-ф to 1-ф Cycloconverter ppt
 
1.2V Analog I/O with full local ESD protection for TSMC 65nm technology
1.2V Analog I/O with full local ESD protection for TSMC 65nm technology1.2V Analog I/O with full local ESD protection for TSMC 65nm technology
1.2V Analog I/O with full local ESD protection for TSMC 65nm technology
 
Differential amplifier
Differential amplifierDifferential amplifier
Differential amplifier
 
MOS Capacitor
MOS CapacitorMOS Capacitor
MOS Capacitor
 
Lambda design rule
Lambda design ruleLambda design rule
Lambda design rule
 
Phase Noise and Jitter Measurements
Phase Noise and Jitter MeasurementsPhase Noise and Jitter Measurements
Phase Noise and Jitter Measurements
 
Fpga intro1
Fpga intro1Fpga intro1
Fpga intro1
 
Operational Amplifier Part 1
Operational Amplifier Part 1Operational Amplifier Part 1
Operational Amplifier Part 1
 

Semelhante a 1.2V core power clamp for TSMC 65nm technology

Tsmc65 1v2 full local protection analog io + cdm
Tsmc65 1v2 full local protection analog io + cdmTsmc65 1v2 full local protection analog io + cdm
Tsmc65 1v2 full local protection analog io + cdmSofics
 
1.2V Over-voltage tolerant Analog I/O for TSMC 65nm technology
1.2V Over-voltage tolerant Analog I/O for TSMC 65nm technology1.2V Over-voltage tolerant Analog I/O for TSMC 65nm technology
1.2V Over-voltage tolerant Analog I/O for TSMC 65nm technologySofics
 
Introduction to TakeCharge on-chip ESD solutions from Sofics
Introduction to TakeCharge on-chip ESD solutions from SoficsIntroduction to TakeCharge on-chip ESD solutions from Sofics
Introduction to TakeCharge on-chip ESD solutions from SoficsSofics
 
2011 Latch-up immune ESD Protection Clamp for High Voltage optimized on TSMC ...
2011 Latch-up immune ESD Protection Clamp for High Voltage optimized on TSMC ...2011 Latch-up immune ESD Protection Clamp for High Voltage optimized on TSMC ...
2011 Latch-up immune ESD Protection Clamp for High Voltage optimized on TSMC ...Sofics
 
On-Chip Solutions for ESD/EOS/Latch up/EMC
On-Chip Solutions for ESD/EOS/Latch up/EMCOn-Chip Solutions for ESD/EOS/Latch up/EMC
On-Chip Solutions for ESD/EOS/Latch up/EMCSofics
 
White paper on Sofics hebistor clamps
White paper on Sofics hebistor clampsWhite paper on Sofics hebistor clamps
White paper on Sofics hebistor clampsbart_keppens
 
2019 Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in adva...
2019 Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in adva...2019 Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in adva...
2019 Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in adva...Sofics
 
On-Chip ESD Protection Achieving 8kV HBM Without Compromising the 3.4Gbps HDM...
On-Chip ESD Protection Achieving 8kV HBM Without Compromising the 3.4Gbps HDM...On-Chip ESD Protection Achieving 8kV HBM Without Compromising the 3.4Gbps HDM...
On-Chip ESD Protection Achieving 8kV HBM Without Compromising the 3.4Gbps HDM...Sofics
 
2010 The Hebistor Device: Novel latch-up immune ESD Protection Clamp for High...
2010 The Hebistor Device: Novel latch-up immune ESD Protection Clamp for High...2010 The Hebistor Device: Novel latch-up immune ESD Protection Clamp for High...
2010 The Hebistor Device: Novel latch-up immune ESD Protection Clamp for High...Sofics
 
Ditek TSS1 Data Sheet
Ditek TSS1 Data SheetDitek TSS1 Data Sheet
Ditek TSS1 Data SheetJMAC Supply
 
1.2V Analog I/O library for TSMC 65nm technology
1.2V Analog I/O library for TSMC 65nm technology1.2V Analog I/O library for TSMC 65nm technology
1.2V Analog I/O library for TSMC 65nm technologySofics
 
info diodos tvs.pdf
info diodos tvs.pdfinfo diodos tvs.pdf
info diodos tvs.pdfssuseraa3d44
 
How to protect electronic systems against esd
How to protect electronic systems against esdHow to protect electronic systems against esd
How to protect electronic systems against esdMohamed Saadna
 
Littelfuse Solutions for Security Cameras and Video Doorbells
Littelfuse Solutions for Security Cameras and Video DoorbellsLittelfuse Solutions for Security Cameras and Video Doorbells
Littelfuse Solutions for Security Cameras and Video DoorbellsLittelfuse
 
ST on 96Boards OpenHours - System level ESD protection
ST on 96Boards OpenHours - System level ESD protectionST on 96Boards OpenHours - System level ESD protection
ST on 96Boards OpenHours - System level ESD protection96Boards
 
White paper on ESD protection for 40nm/28nm
White paper on ESD protection for 40nm/28nmWhite paper on ESD protection for 40nm/28nm
White paper on ESD protection for 40nm/28nmbart_keppens
 
Surge Protection - Main Incoming Supply Sub Distribution Boards Socket Outlet...
Surge Protection - Main Incoming Supply Sub Distribution Boards Socket Outlet...Surge Protection - Main Incoming Supply Sub Distribution Boards Socket Outlet...
Surge Protection - Main Incoming Supply Sub Distribution Boards Socket Outlet...Thorne & Derrick International
 

Semelhante a 1.2V core power clamp for TSMC 65nm technology (20)

Tsmc65 1v2 full local protection analog io + cdm
Tsmc65 1v2 full local protection analog io + cdmTsmc65 1v2 full local protection analog io + cdm
Tsmc65 1v2 full local protection analog io + cdm
 
1.2V Over-voltage tolerant Analog I/O for TSMC 65nm technology
1.2V Over-voltage tolerant Analog I/O for TSMC 65nm technology1.2V Over-voltage tolerant Analog I/O for TSMC 65nm technology
1.2V Over-voltage tolerant Analog I/O for TSMC 65nm technology
 
Introduction to TakeCharge on-chip ESD solutions from Sofics
Introduction to TakeCharge on-chip ESD solutions from SoficsIntroduction to TakeCharge on-chip ESD solutions from Sofics
Introduction to TakeCharge on-chip ESD solutions from Sofics
 
2011 Latch-up immune ESD Protection Clamp for High Voltage optimized on TSMC ...
2011 Latch-up immune ESD Protection Clamp for High Voltage optimized on TSMC ...2011 Latch-up immune ESD Protection Clamp for High Voltage optimized on TSMC ...
2011 Latch-up immune ESD Protection Clamp for High Voltage optimized on TSMC ...
 
Sofics Linkedin
Sofics LinkedinSofics Linkedin
Sofics Linkedin
 
On-Chip Solutions for ESD/EOS/Latch up/EMC
On-Chip Solutions for ESD/EOS/Latch up/EMCOn-Chip Solutions for ESD/EOS/Latch up/EMC
On-Chip Solutions for ESD/EOS/Latch up/EMC
 
White paper on Sofics hebistor clamps
White paper on Sofics hebistor clampsWhite paper on Sofics hebistor clamps
White paper on Sofics hebistor clamps
 
2019 Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in adva...
2019 Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in adva...2019 Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in adva...
2019 Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in adva...
 
On-Chip ESD Protection Achieving 8kV HBM Without Compromising the 3.4Gbps HDM...
On-Chip ESD Protection Achieving 8kV HBM Without Compromising the 3.4Gbps HDM...On-Chip ESD Protection Achieving 8kV HBM Without Compromising the 3.4Gbps HDM...
On-Chip ESD Protection Achieving 8kV HBM Without Compromising the 3.4Gbps HDM...
 
2010 The Hebistor Device: Novel latch-up immune ESD Protection Clamp for High...
2010 The Hebistor Device: Novel latch-up immune ESD Protection Clamp for High...2010 The Hebistor Device: Novel latch-up immune ESD Protection Clamp for High...
2010 The Hebistor Device: Novel latch-up immune ESD Protection Clamp for High...
 
Ditek TSS1 Data Sheet
Ditek TSS1 Data SheetDitek TSS1 Data Sheet
Ditek TSS1 Data Sheet
 
1.2V Analog I/O library for TSMC 65nm technology
1.2V Analog I/O library for TSMC 65nm technology1.2V Analog I/O library for TSMC 65nm technology
1.2V Analog I/O library for TSMC 65nm technology
 
info diodos tvs.pdf
info diodos tvs.pdfinfo diodos tvs.pdf
info diodos tvs.pdf
 
How to protect electronic systems against esd
How to protect electronic systems against esdHow to protect electronic systems against esd
How to protect electronic systems against esd
 
Littelfuse Solutions for Security Cameras and Video Doorbells
Littelfuse Solutions for Security Cameras and Video DoorbellsLittelfuse Solutions for Security Cameras and Video Doorbells
Littelfuse Solutions for Security Cameras and Video Doorbells
 
ESD protection
ESD protection ESD protection
ESD protection
 
ST on 96Boards OpenHours - System level ESD protection
ST on 96Boards OpenHours - System level ESD protectionST on 96Boards OpenHours - System level ESD protection
ST on 96Boards OpenHours - System level ESD protection
 
White paper on ESD protection for 40nm/28nm
White paper on ESD protection for 40nm/28nmWhite paper on ESD protection for 40nm/28nm
White paper on ESD protection for 40nm/28nm
 
Surge Protection - Main Incoming Supply Sub Distribution Boards Socket Outlet...
Surge Protection - Main Incoming Supply Sub Distribution Boards Socket Outlet...Surge Protection - Main Incoming Supply Sub Distribution Boards Socket Outlet...
Surge Protection - Main Incoming Supply Sub Distribution Boards Socket Outlet...
 
Surge Protection
Surge ProtectionSurge Protection
Surge Protection
 

Mais de Sofics

Optimized Local I/O ESD Protection for SerDes In Advanced SOI, BiCMOS and Fin...
Optimized Local I/O ESD Protection for SerDes In Advanced SOI, BiCMOS and Fin...Optimized Local I/O ESD Protection for SerDes In Advanced SOI, BiCMOS and Fin...
Optimized Local I/O ESD Protection for SerDes In Advanced SOI, BiCMOS and Fin...Sofics
 
2011 ESD relevant issues and solutions for overvoltage tolerant, hot swap, op...
2011 ESD relevant issues and solutions for overvoltage tolerant, hot swap, op...2011 ESD relevant issues and solutions for overvoltage tolerant, hot swap, op...
2011 ESD relevant issues and solutions for overvoltage tolerant, hot swap, op...Sofics
 
2011 Protection of a 3.3V Domain and Switchable 1.8V/3.3V I/O in 40nm and 28n...
2011 Protection of a 3.3V Domain and Switchable 1.8V/3.3V I/O in 40nm and 28n...2011 Protection of a 3.3V Domain and Switchable 1.8V/3.3V I/O in 40nm and 28n...
2011 Protection of a 3.3V Domain and Switchable 1.8V/3.3V I/O in 40nm and 28n...Sofics
 
2012 The impact of a decade of Technology downscaling
2012 The impact of a decade of Technology downscaling2012 The impact of a decade of Technology downscaling
2012 The impact of a decade of Technology downscalingSofics
 
2012 Protection strategy for EOS (IEC 61000-4-5)
2012 Protection strategy for EOS (IEC 61000-4-5)2012 Protection strategy for EOS (IEC 61000-4-5)
2012 Protection strategy for EOS (IEC 61000-4-5)Sofics
 
2012 Unexpected failures due to dynamic avalanching caused by bipolar ESD stress
2012 Unexpected failures due to dynamic avalanching caused by bipolar ESD stress2012 Unexpected failures due to dynamic avalanching caused by bipolar ESD stress
2012 Unexpected failures due to dynamic avalanching caused by bipolar ESD stressSofics
 
2017 Low Capacitive Dual Bipolar ESD Protection
2017 Low Capacitive Dual Bipolar ESD Protection2017 Low Capacitive Dual Bipolar ESD Protection
2017 Low Capacitive Dual Bipolar ESD ProtectionSofics
 
ESD protection with ultra-low parasitic capacitance for high bandwidth commun...
ESD protection with ultra-low parasitic capacitance for high bandwidth commun...ESD protection with ultra-low parasitic capacitance for high bandwidth commun...
ESD protection with ultra-low parasitic capacitance for high bandwidth commun...Sofics
 
Sofics ESD solutions for FinFET processes
Sofics ESD solutions for FinFET processesSofics ESD solutions for FinFET processes
Sofics ESD solutions for FinFET processesSofics
 
Design of ESD protection for high-speed interfaces
Design of ESD protection for high-speed interfacesDesign of ESD protection for high-speed interfaces
Design of ESD protection for high-speed interfacesSofics
 
Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in advanced ...
Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in advanced ...Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in advanced ...
Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in advanced ...Sofics
 
Optimization of On-chip ESD protection with ultra-low parasitic capacitance t...
Optimization of On-chip ESD protection with ultra-low parasitic capacitance t...Optimization of On-chip ESD protection with ultra-low parasitic capacitance t...
Optimization of On-chip ESD protection with ultra-low parasitic capacitance t...Sofics
 
Developing robust, 5V tolerant analog I/O libraries for CMOS processes & FinF...
Developing robust, 5V tolerant analog I/O libraries for CMOS processes & FinF...Developing robust, 5V tolerant analog I/O libraries for CMOS processes & FinF...
Developing robust, 5V tolerant analog I/O libraries for CMOS processes & FinF...Sofics
 
IoT workshop - Is 1kV Also Enough for IoT ESD Protection – Do Current Test Me...
IoT workshop - Is 1kV Also Enough for IoT ESD Protection – Do Current Test Me...IoT workshop - Is 1kV Also Enough for IoT ESD Protection – Do Current Test Me...
IoT workshop - Is 1kV Also Enough for IoT ESD Protection – Do Current Test Me...Sofics
 
On-chip ESD protection for Silicon Photonics
On-chip ESD protection for Silicon PhotonicsOn-chip ESD protection for Silicon Photonics
On-chip ESD protection for Silicon PhotonicsSofics
 
On chip esd protection for Internet of Things
On chip esd protection for Internet of ThingsOn chip esd protection for Internet of Things
On chip esd protection for Internet of ThingsSofics
 
On-Chip ESD Protection with Improved High Holding Current SCR (HHISCR) Achiev...
On-Chip ESD Protection with Improved High Holding Current SCR (HHISCR) Achiev...On-Chip ESD Protection with Improved High Holding Current SCR (HHISCR) Achiev...
On-Chip ESD Protection with Improved High Holding Current SCR (HHISCR) Achiev...Sofics
 
Patented solution to improve ESD robustness of SOI MOS transistors
Patented solution to improve ESD robustness of SOI MOS transistorsPatented solution to improve ESD robustness of SOI MOS transistors
Patented solution to improve ESD robustness of SOI MOS transistorsSofics
 
Patented way to create Silicon Controlled Rectifiers in SOI technology
Patented way to create Silicon Controlled Rectifiers in SOI technology Patented way to create Silicon Controlled Rectifiers in SOI technology
Patented way to create Silicon Controlled Rectifiers in SOI technology Sofics
 

Mais de Sofics (19)

Optimized Local I/O ESD Protection for SerDes In Advanced SOI, BiCMOS and Fin...
Optimized Local I/O ESD Protection for SerDes In Advanced SOI, BiCMOS and Fin...Optimized Local I/O ESD Protection for SerDes In Advanced SOI, BiCMOS and Fin...
Optimized Local I/O ESD Protection for SerDes In Advanced SOI, BiCMOS and Fin...
 
2011 ESD relevant issues and solutions for overvoltage tolerant, hot swap, op...
2011 ESD relevant issues and solutions for overvoltage tolerant, hot swap, op...2011 ESD relevant issues and solutions for overvoltage tolerant, hot swap, op...
2011 ESD relevant issues and solutions for overvoltage tolerant, hot swap, op...
 
2011 Protection of a 3.3V Domain and Switchable 1.8V/3.3V I/O in 40nm and 28n...
2011 Protection of a 3.3V Domain and Switchable 1.8V/3.3V I/O in 40nm and 28n...2011 Protection of a 3.3V Domain and Switchable 1.8V/3.3V I/O in 40nm and 28n...
2011 Protection of a 3.3V Domain and Switchable 1.8V/3.3V I/O in 40nm and 28n...
 
2012 The impact of a decade of Technology downscaling
2012 The impact of a decade of Technology downscaling2012 The impact of a decade of Technology downscaling
2012 The impact of a decade of Technology downscaling
 
2012 Protection strategy for EOS (IEC 61000-4-5)
2012 Protection strategy for EOS (IEC 61000-4-5)2012 Protection strategy for EOS (IEC 61000-4-5)
2012 Protection strategy for EOS (IEC 61000-4-5)
 
2012 Unexpected failures due to dynamic avalanching caused by bipolar ESD stress
2012 Unexpected failures due to dynamic avalanching caused by bipolar ESD stress2012 Unexpected failures due to dynamic avalanching caused by bipolar ESD stress
2012 Unexpected failures due to dynamic avalanching caused by bipolar ESD stress
 
2017 Low Capacitive Dual Bipolar ESD Protection
2017 Low Capacitive Dual Bipolar ESD Protection2017 Low Capacitive Dual Bipolar ESD Protection
2017 Low Capacitive Dual Bipolar ESD Protection
 
ESD protection with ultra-low parasitic capacitance for high bandwidth commun...
ESD protection with ultra-low parasitic capacitance for high bandwidth commun...ESD protection with ultra-low parasitic capacitance for high bandwidth commun...
ESD protection with ultra-low parasitic capacitance for high bandwidth commun...
 
Sofics ESD solutions for FinFET processes
Sofics ESD solutions for FinFET processesSofics ESD solutions for FinFET processes
Sofics ESD solutions for FinFET processes
 
Design of ESD protection for high-speed interfaces
Design of ESD protection for high-speed interfacesDesign of ESD protection for high-speed interfaces
Design of ESD protection for high-speed interfaces
 
Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in advanced ...
Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in advanced ...Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in advanced ...
Local I/O ESD protection for 28Gbps to 112Gbps SerDes interfaces in advanced ...
 
Optimization of On-chip ESD protection with ultra-low parasitic capacitance t...
Optimization of On-chip ESD protection with ultra-low parasitic capacitance t...Optimization of On-chip ESD protection with ultra-low parasitic capacitance t...
Optimization of On-chip ESD protection with ultra-low parasitic capacitance t...
 
Developing robust, 5V tolerant analog I/O libraries for CMOS processes & FinF...
Developing robust, 5V tolerant analog I/O libraries for CMOS processes & FinF...Developing robust, 5V tolerant analog I/O libraries for CMOS processes & FinF...
Developing robust, 5V tolerant analog I/O libraries for CMOS processes & FinF...
 
IoT workshop - Is 1kV Also Enough for IoT ESD Protection – Do Current Test Me...
IoT workshop - Is 1kV Also Enough for IoT ESD Protection – Do Current Test Me...IoT workshop - Is 1kV Also Enough for IoT ESD Protection – Do Current Test Me...
IoT workshop - Is 1kV Also Enough for IoT ESD Protection – Do Current Test Me...
 
On-chip ESD protection for Silicon Photonics
On-chip ESD protection for Silicon PhotonicsOn-chip ESD protection for Silicon Photonics
On-chip ESD protection for Silicon Photonics
 
On chip esd protection for Internet of Things
On chip esd protection for Internet of ThingsOn chip esd protection for Internet of Things
On chip esd protection for Internet of Things
 
On-Chip ESD Protection with Improved High Holding Current SCR (HHISCR) Achiev...
On-Chip ESD Protection with Improved High Holding Current SCR (HHISCR) Achiev...On-Chip ESD Protection with Improved High Holding Current SCR (HHISCR) Achiev...
On-Chip ESD Protection with Improved High Holding Current SCR (HHISCR) Achiev...
 
Patented solution to improve ESD robustness of SOI MOS transistors
Patented solution to improve ESD robustness of SOI MOS transistorsPatented solution to improve ESD robustness of SOI MOS transistors
Patented solution to improve ESD robustness of SOI MOS transistors
 
Patented way to create Silicon Controlled Rectifiers in SOI technology
Patented way to create Silicon Controlled Rectifiers in SOI technology Patented way to create Silicon Controlled Rectifiers in SOI technology
Patented way to create Silicon Controlled Rectifiers in SOI technology
 

Último

Decoding Kotlin - Your guide to solving the mysterious in Kotlin.pptx
Decoding Kotlin - Your guide to solving the mysterious in Kotlin.pptxDecoding Kotlin - Your guide to solving the mysterious in Kotlin.pptx
Decoding Kotlin - Your guide to solving the mysterious in Kotlin.pptxJoão Esperancinha
 
VIP Call Girls Service Kondapur Hyderabad Call +91-8250192130
VIP Call Girls Service Kondapur Hyderabad Call +91-8250192130VIP Call Girls Service Kondapur Hyderabad Call +91-8250192130
VIP Call Girls Service Kondapur Hyderabad Call +91-8250192130Suhani Kapoor
 
SPICE PARK APR2024 ( 6,793 SPICE Models )
SPICE PARK APR2024 ( 6,793 SPICE Models )SPICE PARK APR2024 ( 6,793 SPICE Models )
SPICE PARK APR2024 ( 6,793 SPICE Models )Tsuyoshi Horigome
 
Processing & Properties of Floor and Wall Tiles.pptx
Processing & Properties of Floor and Wall Tiles.pptxProcessing & Properties of Floor and Wall Tiles.pptx
Processing & Properties of Floor and Wall Tiles.pptxpranjaldaimarysona
 
Structural Analysis and Design of Foundations: A Comprehensive Handbook for S...
Structural Analysis and Design of Foundations: A Comprehensive Handbook for S...Structural Analysis and Design of Foundations: A Comprehensive Handbook for S...
Structural Analysis and Design of Foundations: A Comprehensive Handbook for S...Dr.Costas Sachpazis
 
HARDNESS, FRACTURE TOUGHNESS AND STRENGTH OF CERAMICS
HARDNESS, FRACTURE TOUGHNESS AND STRENGTH OF CERAMICSHARDNESS, FRACTURE TOUGHNESS AND STRENGTH OF CERAMICS
HARDNESS, FRACTURE TOUGHNESS AND STRENGTH OF CERAMICSRajkumarAkumalla
 
Internship report on mechanical engineering
Internship report on mechanical engineeringInternship report on mechanical engineering
Internship report on mechanical engineeringmalavadedarshan25
 
College Call Girls Nashik Nehal 7001305949 Independent Escort Service Nashik
College Call Girls Nashik Nehal 7001305949 Independent Escort Service NashikCollege Call Girls Nashik Nehal 7001305949 Independent Escort Service Nashik
College Call Girls Nashik Nehal 7001305949 Independent Escort Service NashikCall Girls in Nagpur High Profile
 
(RIA) Call Girls Bhosari ( 7001035870 ) HI-Fi Pune Escorts Service
(RIA) Call Girls Bhosari ( 7001035870 ) HI-Fi Pune Escorts Service(RIA) Call Girls Bhosari ( 7001035870 ) HI-Fi Pune Escorts Service
(RIA) Call Girls Bhosari ( 7001035870 ) HI-Fi Pune Escorts Serviceranjana rawat
 
Introduction and different types of Ethernet.pptx
Introduction and different types of Ethernet.pptxIntroduction and different types of Ethernet.pptx
Introduction and different types of Ethernet.pptxupamatechverse
 
MANUFACTURING PROCESS-II UNIT-2 LATHE MACHINE
MANUFACTURING PROCESS-II UNIT-2 LATHE MACHINEMANUFACTURING PROCESS-II UNIT-2 LATHE MACHINE
MANUFACTURING PROCESS-II UNIT-2 LATHE MACHINESIVASHANKAR N
 
OSVC_Meta-Data based Simulation Automation to overcome Verification Challenge...
OSVC_Meta-Data based Simulation Automation to overcome Verification Challenge...OSVC_Meta-Data based Simulation Automation to overcome Verification Challenge...
OSVC_Meta-Data based Simulation Automation to overcome Verification Challenge...Soham Mondal
 
Study on Air-Water & Water-Water Heat Exchange in a Finned Tube Exchanger
Study on Air-Water & Water-Water Heat Exchange in a Finned Tube ExchangerStudy on Air-Water & Water-Water Heat Exchange in a Finned Tube Exchanger
Study on Air-Water & Water-Water Heat Exchange in a Finned Tube ExchangerAnamika Sarkar
 
Introduction to IEEE STANDARDS and its different types.pptx
Introduction to IEEE STANDARDS and its different types.pptxIntroduction to IEEE STANDARDS and its different types.pptx
Introduction to IEEE STANDARDS and its different types.pptxupamatechverse
 
IMPLICATIONS OF THE ABOVE HOLISTIC UNDERSTANDING OF HARMONY ON PROFESSIONAL E...
IMPLICATIONS OF THE ABOVE HOLISTIC UNDERSTANDING OF HARMONY ON PROFESSIONAL E...IMPLICATIONS OF THE ABOVE HOLISTIC UNDERSTANDING OF HARMONY ON PROFESSIONAL E...
IMPLICATIONS OF THE ABOVE HOLISTIC UNDERSTANDING OF HARMONY ON PROFESSIONAL E...RajaP95
 
ZXCTN 5804 / ZTE PTN / ZTE POTN / ZTE 5804 PTN / ZTE POTN 5804 ( 100/200 GE Z...
ZXCTN 5804 / ZTE PTN / ZTE POTN / ZTE 5804 PTN / ZTE POTN 5804 ( 100/200 GE Z...ZXCTN 5804 / ZTE PTN / ZTE POTN / ZTE 5804 PTN / ZTE POTN 5804 ( 100/200 GE Z...
ZXCTN 5804 / ZTE PTN / ZTE POTN / ZTE 5804 PTN / ZTE POTN 5804 ( 100/200 GE Z...ZTE
 
Analog to Digital and Digital to Analog Converter
Analog to Digital and Digital to Analog ConverterAnalog to Digital and Digital to Analog Converter
Analog to Digital and Digital to Analog ConverterAbhinavSharma374939
 

Último (20)

Decoding Kotlin - Your guide to solving the mysterious in Kotlin.pptx
Decoding Kotlin - Your guide to solving the mysterious in Kotlin.pptxDecoding Kotlin - Your guide to solving the mysterious in Kotlin.pptx
Decoding Kotlin - Your guide to solving the mysterious in Kotlin.pptx
 
VIP Call Girls Service Kondapur Hyderabad Call +91-8250192130
VIP Call Girls Service Kondapur Hyderabad Call +91-8250192130VIP Call Girls Service Kondapur Hyderabad Call +91-8250192130
VIP Call Girls Service Kondapur Hyderabad Call +91-8250192130
 
9953056974 Call Girls In South Ex, Escorts (Delhi) NCR.pdf
9953056974 Call Girls In South Ex, Escorts (Delhi) NCR.pdf9953056974 Call Girls In South Ex, Escorts (Delhi) NCR.pdf
9953056974 Call Girls In South Ex, Escorts (Delhi) NCR.pdf
 
SPICE PARK APR2024 ( 6,793 SPICE Models )
SPICE PARK APR2024 ( 6,793 SPICE Models )SPICE PARK APR2024 ( 6,793 SPICE Models )
SPICE PARK APR2024 ( 6,793 SPICE Models )
 
Processing & Properties of Floor and Wall Tiles.pptx
Processing & Properties of Floor and Wall Tiles.pptxProcessing & Properties of Floor and Wall Tiles.pptx
Processing & Properties of Floor and Wall Tiles.pptx
 
Structural Analysis and Design of Foundations: A Comprehensive Handbook for S...
Structural Analysis and Design of Foundations: A Comprehensive Handbook for S...Structural Analysis and Design of Foundations: A Comprehensive Handbook for S...
Structural Analysis and Design of Foundations: A Comprehensive Handbook for S...
 
HARDNESS, FRACTURE TOUGHNESS AND STRENGTH OF CERAMICS
HARDNESS, FRACTURE TOUGHNESS AND STRENGTH OF CERAMICSHARDNESS, FRACTURE TOUGHNESS AND STRENGTH OF CERAMICS
HARDNESS, FRACTURE TOUGHNESS AND STRENGTH OF CERAMICS
 
Internship report on mechanical engineering
Internship report on mechanical engineeringInternship report on mechanical engineering
Internship report on mechanical engineering
 
College Call Girls Nashik Nehal 7001305949 Independent Escort Service Nashik
College Call Girls Nashik Nehal 7001305949 Independent Escort Service NashikCollege Call Girls Nashik Nehal 7001305949 Independent Escort Service Nashik
College Call Girls Nashik Nehal 7001305949 Independent Escort Service Nashik
 
(RIA) Call Girls Bhosari ( 7001035870 ) HI-Fi Pune Escorts Service
(RIA) Call Girls Bhosari ( 7001035870 ) HI-Fi Pune Escorts Service(RIA) Call Girls Bhosari ( 7001035870 ) HI-Fi Pune Escorts Service
(RIA) Call Girls Bhosari ( 7001035870 ) HI-Fi Pune Escorts Service
 
Introduction and different types of Ethernet.pptx
Introduction and different types of Ethernet.pptxIntroduction and different types of Ethernet.pptx
Introduction and different types of Ethernet.pptx
 
MANUFACTURING PROCESS-II UNIT-2 LATHE MACHINE
MANUFACTURING PROCESS-II UNIT-2 LATHE MACHINEMANUFACTURING PROCESS-II UNIT-2 LATHE MACHINE
MANUFACTURING PROCESS-II UNIT-2 LATHE MACHINE
 
DJARUM4D - SLOT GACOR ONLINE | SLOT DEMO ONLINE
DJARUM4D - SLOT GACOR ONLINE | SLOT DEMO ONLINEDJARUM4D - SLOT GACOR ONLINE | SLOT DEMO ONLINE
DJARUM4D - SLOT GACOR ONLINE | SLOT DEMO ONLINE
 
OSVC_Meta-Data based Simulation Automation to overcome Verification Challenge...
OSVC_Meta-Data based Simulation Automation to overcome Verification Challenge...OSVC_Meta-Data based Simulation Automation to overcome Verification Challenge...
OSVC_Meta-Data based Simulation Automation to overcome Verification Challenge...
 
Exploring_Network_Security_with_JA3_by_Rakesh Seal.pptx
Exploring_Network_Security_with_JA3_by_Rakesh Seal.pptxExploring_Network_Security_with_JA3_by_Rakesh Seal.pptx
Exploring_Network_Security_with_JA3_by_Rakesh Seal.pptx
 
Study on Air-Water & Water-Water Heat Exchange in a Finned Tube Exchanger
Study on Air-Water & Water-Water Heat Exchange in a Finned Tube ExchangerStudy on Air-Water & Water-Water Heat Exchange in a Finned Tube Exchanger
Study on Air-Water & Water-Water Heat Exchange in a Finned Tube Exchanger
 
Introduction to IEEE STANDARDS and its different types.pptx
Introduction to IEEE STANDARDS and its different types.pptxIntroduction to IEEE STANDARDS and its different types.pptx
Introduction to IEEE STANDARDS and its different types.pptx
 
IMPLICATIONS OF THE ABOVE HOLISTIC UNDERSTANDING OF HARMONY ON PROFESSIONAL E...
IMPLICATIONS OF THE ABOVE HOLISTIC UNDERSTANDING OF HARMONY ON PROFESSIONAL E...IMPLICATIONS OF THE ABOVE HOLISTIC UNDERSTANDING OF HARMONY ON PROFESSIONAL E...
IMPLICATIONS OF THE ABOVE HOLISTIC UNDERSTANDING OF HARMONY ON PROFESSIONAL E...
 
ZXCTN 5804 / ZTE PTN / ZTE POTN / ZTE 5804 PTN / ZTE POTN 5804 ( 100/200 GE Z...
ZXCTN 5804 / ZTE PTN / ZTE POTN / ZTE 5804 PTN / ZTE POTN 5804 ( 100/200 GE Z...ZXCTN 5804 / ZTE PTN / ZTE POTN / ZTE 5804 PTN / ZTE POTN 5804 ( 100/200 GE Z...
ZXCTN 5804 / ZTE PTN / ZTE POTN / ZTE 5804 PTN / ZTE POTN 5804 ( 100/200 GE Z...
 
Analog to Digital and Digital to Analog Converter
Analog to Digital and Digital to Analog ConverterAnalog to Digital and Digital to Analog Converter
Analog to Digital and Digital to Analog Converter
 

1.2V core power clamp for TSMC 65nm technology

  • 1. Data sheet 1.2V Power clamp TSMC 65nm Sofics has verified its TakeCharge ESD protection clamps on technology nodes between 0.25um CMOS down to 5nm across various fabs and foundries. The ESD clamps are siliconand product proven in more than 4500 mass produced IC-products. The cells provide competitive advantage through improved yield, reduced silicon footprint and enable advanced multimedia and wireless interfaces like HDMI, USB 3.0, SATA, WIFI, GPS and Bluetooth. The ESD clamp described in this document protects 1.2V core domains in TSMC 65nm CMOS technology.
  • 2. Data sheet: TSMC 65nm 1.2V Power clamp DS-TS65-PC1V2 Sofics Proprietary – ©2021 Page 2 TSMC 65nm 1.2V Power clamp Clamp type and usage The Sofics ESD cells cover all types of protection conceptsand approaches as detailed in the figure below. The ESD clamp cell described in this document is a type Power clamp. TSMC 65nm 1.2V Comments Core Protection YES Input Protection Output Protection I/O Protection Over Voltage Tolerant I/O (OVT) Under Voltage Tolerant I/O (UVT) Inter Domain Protection Stress cases covered PAD to VSS VSS to PAD VDD to PAD PAD to VDD VDD to VSS Power clamp VSS to VDD Reverse diode Connections in the cell  Vdd, Vss Features  Customized efficient 1.2V ESD core protection o ± 2 kV Human Body Model (HBM) o ± 200 V Machine Model (MM) o Latch-Up safe  Low Clamping Voltage  Small Area Dimensions o Pitch = 50 µm o Metals used: M1-M4 (M3-M4 bus)
  • 3. Data sheet: TSMC 65nm 1.2V Power clamp DS-TS65-PC1V2 Sofics Proprietary – ©2021 Page 3 Maximum ratings Rating Symbol Value Unit Min Max Supply Voltage Range (DC) VDD -0.3 1.32 V Input/Output Voltage Range (DC) VIO -0.3 1.32 V Operating Temperature Top -25 125 °C Burn-in Voltage (DC @ 125°C) 1.8 V Stresses exceeding these maximumratings maydamage the device. Functional operationabove the recommended operating conditions is not implied. Extended exposure to stresses above the recommended operating conditions may affect device reliability. The provided golden cell is designed for these maximum ratings/specifications. If the desired specification level differs, the goldencellhas to be scaled upor downbyusing the Sofics implementation/scaling guidelines to remaina robust and effective ESD protection for the different specifications. Electrical Characteristics Tamb = 25°C unless stated otherwise Parameter Symbol Min. Typ. Max. Unit Trigger Voltage Vt1 - 3.1 - V Holding Voltage Vh - 2.4 - V Breakdown Current It2 - 2.7 - A Breakdown Voltage Vt2 - 5.3 - V Maximum Current Imax - 2.1 - A Maximum Voltage Vmax - 4.74 - V On-Resistance Ron - 1 - Ohm Leakage current @ Tamb = 25 °C @ VDD+10% Ileak - 95.27 - pA Leakage current @ Tamb = 125 °C @ VDD+10% Ileak - 11 - nA HBM – Human Body Model (applicablefor standalonegolden cell) -2 - +2 kV MM – Machine Model (applicablefor standalonegolden cell) -200 - +200 V
  • 4. Data sheet: TSMC 65nm 1.2V Power clamp DS-TS65-PC1V2 Sofics Proprietary – ©2021 Page 4 Process, Area and integration  Process: TSMC 65 nm – LP  Used Metals: 3 metals  Special needed Layer: N/A  Cell Area: 5997µm² (50.29 µm x 119.235 µm)  Clamp Area: 1906µm² (50.04 µm x 38.1 µm) Customization possible  Different metallization scheme  Different ESD robustness level  Different aspect ratio  Different behaviour (Vt1, Vh, …)  Tolerated voltage
  • 5. Data sheet: TSMC 65nm 1.2V Power clamp DS-TS65-PC1V2 Sofics Proprietary – ©2021 Page 5 About Sofics Sofics is a foundry independent semiconductor IP provider that has supported 100+ companies worldwide with customized/specialty Analog IOs and on-chip ESD protection. Fabless companies using Sofics IP can enable higher performance, higher robustness and reduce design time and cost. Our technology has been characterized on 10 foundries including advanced nodes at TSMC, UMC, GF. Sofics IP is used for design projects at 4 of the top-5 semiconductor companies, 6 out of the top-10. The technology has been siliconproven on more than 50 different processes and integrated into more than 4500 IC designs since 2000. Sofics is a TSMC 9000™ quality approved ESD solutions provider for TSMC processes Contact us Sofics BV BTW BE 0472.687.037 RPR Gent afdeling Oostende Engineering office Sint-Godelievestraat 32 9880 Aalter, Belgium Website: www.sofics.com Connect through email: info@mail.sofics.com Notes As is the case with many published ESD design solutions, the techniques and protection solutions described in this data sheet are protected by patents and patents pending and cannot be copied freely. PowerQubic, TakeCharge, and Sofics are trademarks of Sofics BV.