SlideShare a Scribd company logo
1 of 4
Download to read offline
Neha Vaish Int. Journal of Engineering Research and Applications www.ijera.com
ISSN : 2248-9622, Vol. 5, Issue 4, ( Part -1) April 2015, pp.36-39
www.ijera.com 36 | P a g e
Energy efficient and high speed domino logic circuits
Neha Vaish*, Sampath Kumar V.**
*M.Tech. (VLSI) (Department of Electronics and Communication JSS Academy of Technical Education-
NOIDA, India)
**Asst. Professor (Department of Electronics and Communication JSS Academy of Technical Education-
NOIDA, India)
ABSTRACT
Domino CMOS circuit family finds a wide variety of application in microprocessors due to low device count and
high speed.In this paper, various conventional and proposed designs for low leakage and high speed wide fan-in
domino circuits are reviewed. The techniques used in the paper reduces the total power dissipation and delay by
25% and 58% respectively as compared to the conventional footed domino logic circuit.
Simulations are performed on tanner tool at 65nm technology for 16 input OR gate.
Keywords โ€“ contention, domino logic, leakage, power consumption, reliability.
I. INTRODUCTION
Domino logic circuits are widely used in high
speed and high performance microprocessor
applications. A trade off occur between noise
immunity and performance. In order to increase
reliability of a circuit, power supply has to be scaled
but this leads to increased power consumption. So
other techniques are to be employed to reduce power
consumption and delay.
In a domino logic circuit a keeper transistor is
used as leaving the dynamic node floating induces
problems of leakage and charge sharing.
A conventional approach to increase reliability is
sizing the keeper transistor. For keeper sizing[1],
keeper ratio KPR is defined as
KPR= Width of keeper
Width of evaluation network
Upsizing the keeper transistor increases the noise
margin but at the same time increases power
consumption and vice-versa. Hence a trade-off
occurs between reliability and performance. In order
to address this issue several techniques are proposed
in the paper. Various techniques including footless
domino logic(FLDL),footed domino logic(FDL),
conditional keeper domino logic(CKDL), high speed
domino logic(HSDL) and conditional evaluation
domino logic(CEDL) are reviewed and compared in
order to compute power consumption, delay and
power delay product.
II. LITERATURE REVIEW
Conventional domino logic circuits such as
footless and footed domino logic circuit are reviewed
along with other proposed schemes. These circuits
includes the basic footless domino
logic(FLDL),footed domino logic(FDL)[2],
conditional keeper domino logic(CKDL), high speed
domino logic(HSDL), conditional evaluation
domino logic(CEDL). Main aim of these circuits is to
improve the circuit performance having wide fan-
in[3].
Using a keeper transistor helps to address the
problems of leakage and charge sharing but increases
power dissipation. So sizing the keeper transistor
helps to overcome the problem but then tradeoff
occurs between reliability and performance.
A. Footless domino logic (FLDL):
Footless domino logic circuit is a standard
domino logic circuit shown in fig.1. employing a
PMOS keeper transistor to reduce charge sharing
problem.
Fig.1. Footless Domino logic
B. Footed domino logic (FDL):
FDL is shown in fig.2. Here a footer NMOS
transistor is employed to reduce the leakage current.
During the precharge phase as clock is low, PMOS
transistor PMOS_1 turns ON and output node
precharges to vdd. During the evaluation phase clock
is high which turns off PMOS transistor and switches
on the footer transistor N_1. Now,depending upon
RESEARCH ARTICLE OPEN ACCESS
Neha Vaish Int. Journal of Engineering Research and Applications www.ijera.com
ISSN : 2248-9622, Vol. 5, Issue 4, ( Part -1) April 2015, pp.36-39
www.ijera.com 37 | P a g e
the evaluation network, output swiches to low or
high. This technique reduces power consumption but
at the same time increases delay.
Fig.2. Footed Domino Logic
C. Conditional keeper domino logic (CKDL):
CKDL is shown in fig.3. In this technique two
keepers are employed, small transistor(with small
sizing) k1and other large transistor(with large sizing)
k2[4]. As the clock goes high k1 is ON, after delay of
two inverters keeper k2 goes ON only if output of
NAND gate goes LOW. NAND output is low only if
both delayed inverters and dynamic node are HIGH.
Here size of k2 is kept larger than k1 to improve
noise margin of the circuit.
Main drawback of this circuit is delay increases
due to two inverters and NAND gate[5].
Fig.3. Conditional keeper Domino Logic
D. High speed domino logic (HSDL)
HSDL[4] is shown in fig.4.
Fig.4. High Speed Domino Logic
As evaluation phase begins, clock goes HIGH,
transistor P3 turns ON and the keeper transistor P2
turns OFF. Hence reducing the contention between
the keeper and evaluation network. After the delay
transistor P3 turns off. Depending upon the
evaluation network transistor N1 may turn ON hence
turning ON P2 i.e. if output of evaluation network
goes high, it turns ON N1. This circuit has better
speed.
Drawback of this circuit is if noise increases at
input, dynamic node may get discharged giving false
output.
E. Conditional Evaluation Domino Logic (CEDL)
Conditional Evaluation Domino Logic[6].
(CEDL) is another domino logic circuit shown in
fig.5.
Fig.5. Conditional Evaluation Domino Logic
Neha Vaish Int. Journal of Engineering Research and Applications www.ijera.com
ISSN : 2248-9622, Vol. 5, Issue 4, ( Part -1) April 2015, pp.36-39
www.ijera.com 38 | P a g e
Here stacked NMOS transistors N2, N3 are used
to evaluate the circuit which turns ON conditionally.
As clock goes HIGH during evaluation phase for a
delay of two inverters, transistor N1 remains OFF
hence we get high voltage value at NFOOT node.
Voltage at NFOOT node could be increased or
decreased by sizing footer transistor N1 and
evaluation network. If N1 is upsized voltage at
NFOOT node decreases and upsizing evaluation
network increases voltage at NFOOT node. This
effect is shown in fig.6.,transistors in evaluation
network are swept from 1um to 4um with constant
footer width. As sizing increases NFOOT increases.
Fig.6. Delay versus evaluation network sizing
III. SIMULATION AND PERFORMANCE
COMPARISION
All the above topologies are simulated on tanner
tool (TCAD) at 65nm technology model. Supply
voltage used is 0.8V, temperature is 27 degree
Celsius. Wide fan-in 16 input OR gate is used as
benchmark circuit at 1 GHZ frequency.
Power, delay and power delay product are
computed through simulations.
Power consumption is measured when one input
is HIGH and discharges the precharge node.
Delay from input (IN1) to output (VOUT) is
measured where all other inputs remain at zero. Fig.7
shows the waveform of input, clock, output and
dynamic node voltage for 16 input OR gate of HSDL
logic style.
Fig. 7 HSDL waveform for 16 input OR gate
Fig. 8 CEDL waveform for 16 input OR gate
Fig.8 shows the waveform of dynamic node
voltage, inputs, clock, NFOOT node and output for
16 input OR gate of CEDL logic style.
Neha Vaish Int. Journal of Engineering Research and Applications www.ijera.com
ISSN : 2248-9622, Vol. 5, Issue 4, ( Part -1) April 2015, pp.36-39
www.ijera.com 39 | P a g e
TABLE I
Result for 16 Input OR gate
CIRC
UIT
POWER
(uw)
DELA
Y (ps)
PDP
(fF)
#OF
TRANSI
STORS
FLDL 51.6 174.8 9.01 18
FDL 50.0 185.5 9.25 19
CKDL 45.6 131.7 5.89 23
HSDL 39.7 72.4 2.85 20
CEDL 38.4 121.1 4.59 21
Simulation results of TABLE I shows that the
power Dissipation [7] of CEDL circuit is low among
rest of circuit topologies. Delay is minimum for
HSDL circuit. As seen from Fig.9. PDP is also less
for CEDL and HSDL circuit topologies.
Fig.9.Comparision of power, delay, PDP and number
of transistors for all circuit designs.
IV. CONCLUSION
In this paper, several domino logic circuit
topologies were reviewed for high-speed and
leakage-tolerant design. Table I shows 58%
improvement in speed of HSDL compared to FLDL.
CEDL shows power reduction by 25% compared to
FLDL.
HSDL method can be used for very high speed
circuits. Both HSDL and CEDL can be used in
circuits that needs reduced power consumption.
REFERENCES
[1] Ali Peiravi, Mohammad Asyaei, โ€œRobust
low leakage controlled keeper by current-
comparison domino for wide fan-in gatesโ€,
INTEGRATION, the VLSI journal 45 (2012)
22โ€“32.
[2] B.-Y. Tsui, L.-F. Chin, โ€œ A comprehensive
study of the FIBL of nanoscale MOSFETsโ€,
IEEE Transactions on Electron Devices 51
(10) (2004) 1733โ€“1735.
[3] L. T. Clarke, G. F. Taylor, โ€œHigh fan-in
circuit design,โ€ IEEE Journal of Solid-State
Circuits, vol. 31, Issue 1, January 1996,
pp.91-96.
[4] Atila Alvandpour,, Ram K. Krishnamurthy,
K. Soumyanath and Shekhar Y. Borkar, โ€œA
Sub-130-nm Conditional Keeper
Techniqueโ€, IEEE JOURNAL OF SOLID-
STATE CIRCUITS, VOL. 37, NO. 5, MAY
2002 633.
[5] M.W. Allam, M.H. Anis, M.I. Elmasry,
โ€œHigh speed dynamic logic style for scaled-
down CMOS and MTCMOS technologiesโ€,
in: Proceedings of the International
Symposium on Low Power Electronics and
Design, 2000, pp. 155โ€“160.
[6] Farshad Moradi, TuanVuCao, ElenaI.
Vatajelu, Ali Peiravi, Hamid Mahmoodi,
Dag T. Wisland, โ€œDomino logic designs for
high-performance and leakage-tolerant
applicationsโ€, INTEGRATION, the VLSI
journal 46 (2013) 247โ€“254.
[7] M.H. Anis, M.W. Allam, M.I. Elmasry,
โ€œEnergy-efficient noise-tolerant dynamic
styles for scaled-down CMOS and
MTCMOS technologiesโ€, IEEE
Transactions on Very Large Scale
Integration (VLSI) Systems 10 (2002) 71โ€“78.

More Related Content

What's hot

Apllictaions of improved gilbert multiplier 2
Apllictaions of improved gilbert multiplier 2Apllictaions of improved gilbert multiplier 2
Apllictaions of improved gilbert multiplier 2
IAEME Publication
ย 
3512vlsics05
3512vlsics053512vlsics05
3512vlsics05
arathyg
ย 
Bg4301324326
Bg4301324326Bg4301324326
Bg4301324326
IJERA Editor
ย 

What's hot (15)

Design and Implementation of Multiplier using Advanced Booth Multiplier and R...
Design and Implementation of Multiplier using Advanced Booth Multiplier and R...Design and Implementation of Multiplier using Advanced Booth Multiplier and R...
Design and Implementation of Multiplier using Advanced Booth Multiplier and R...
ย 
Elk 1909-125 manuscript-2
Elk 1909-125 manuscript-2Elk 1909-125 manuscript-2
Elk 1909-125 manuscript-2
ย 
Glitch Analysis and Reduction in Combinational Circuits
Glitch Analysis and Reduction in Combinational CircuitsGlitch Analysis and Reduction in Combinational Circuits
Glitch Analysis and Reduction in Combinational Circuits
ย 
FPGA Realizations of Walsh Transforms for Different Transform and Word Length...
FPGA Realizations of Walsh Transforms for Different Transform and Word Length...FPGA Realizations of Walsh Transforms for Different Transform and Word Length...
FPGA Realizations of Walsh Transforms for Different Transform and Word Length...
ย 
Low power 6 transistor latch design for portable devices
Low power 6 transistor latch design for portable devicesLow power 6 transistor latch design for portable devices
Low power 6 transistor latch design for portable devices
ย 
VOLTAGE STACKING FOR SIMPLIFYING POWER MANAGEMENT IN ASYNCHRONOUS CIRCUITS
VOLTAGE STACKING FOR SIMPLIFYING POWER MANAGEMENT IN ASYNCHRONOUS CIRCUITSVOLTAGE STACKING FOR SIMPLIFYING POWER MANAGEMENT IN ASYNCHRONOUS CIRCUITS
VOLTAGE STACKING FOR SIMPLIFYING POWER MANAGEMENT IN ASYNCHRONOUS CIRCUITS
ย 
Apllictaions of improved gilbert multiplier 2
Apllictaions of improved gilbert multiplier 2Apllictaions of improved gilbert multiplier 2
Apllictaions of improved gilbert multiplier 2
ย 
Design Analysis of Delay Register with PTL Logic using 90 nm Technology
Design Analysis of Delay Register with PTL Logic using 90 nm TechnologyDesign Analysis of Delay Register with PTL Logic using 90 nm Technology
Design Analysis of Delay Register with PTL Logic using 90 nm Technology
ย 
Comparative Performance Analysis of Low Power Full Adder Design in Different ...
Comparative Performance Analysis of Low Power Full Adder Design in Different ...Comparative Performance Analysis of Low Power Full Adder Design in Different ...
Comparative Performance Analysis of Low Power Full Adder Design in Different ...
ย 
Back track input vector algorithm for leakage reduction in cmos vlsi digital ...
Back track input vector algorithm for leakage reduction in cmos vlsi digital ...Back track input vector algorithm for leakage reduction in cmos vlsi digital ...
Back track input vector algorithm for leakage reduction in cmos vlsi digital ...
ย 
AREA EFFICIENT 3.3GHZ PHASE LOCKED LOOP WITH FOUR MULTIPLE OUTPUT USING 45NM ...
AREA EFFICIENT 3.3GHZ PHASE LOCKED LOOP WITH FOUR MULTIPLE OUTPUT USING 45NM ...AREA EFFICIENT 3.3GHZ PHASE LOCKED LOOP WITH FOUR MULTIPLE OUTPUT USING 45NM ...
AREA EFFICIENT 3.3GHZ PHASE LOCKED LOOP WITH FOUR MULTIPLE OUTPUT USING 45NM ...
ย 
Vlsi design process for low power design methodology using reconfigurable fpga
Vlsi design process for low power design methodology using reconfigurable fpgaVlsi design process for low power design methodology using reconfigurable fpga
Vlsi design process for low power design methodology using reconfigurable fpga
ย 
3512vlsics05
3512vlsics053512vlsics05
3512vlsics05
ย 
Bg4301324326
Bg4301324326Bg4301324326
Bg4301324326
ย 
IRJET- Implementation of Low Power 32-Bit Carry-Look Ahead Adder using Ad...
IRJET-  	  Implementation of Low Power 32-Bit Carry-Look Ahead Adder using Ad...IRJET-  	  Implementation of Low Power 32-Bit Carry-Look Ahead Adder using Ad...
IRJET- Implementation of Low Power 32-Bit Carry-Look Ahead Adder using Ad...
ย 

Viewers also liked

Ba26343346
Ba26343346Ba26343346
Ba26343346
IJERA Editor
ย 
Iq2415181523
Iq2415181523Iq2415181523
Iq2415181523
IJERA Editor
ย 
Student Cultural Officer Experience
Student Cultural Officer ExperienceStudent Cultural Officer Experience
Student Cultural Officer Experience
Yolande Dawson
ย 
Judicial Reforms-way forward
Judicial Reforms-way forwardJudicial Reforms-way forward
Judicial Reforms-way forward
Zafar Gondal
ย 
Effect of coconut fibre ash on strength properties of concrete
Effect of coconut fibre ash on strength properties of concreteEffect of coconut fibre ash on strength properties of concrete
Effect of coconut fibre ash on strength properties of concrete
IJERA Editor
ย 
Business Analyst Job Description CLD_June2013
Business Analyst Job Description CLD_June2013Business Analyst Job Description CLD_June2013
Business Analyst Job Description CLD_June2013
Ike Thabethe
ย 

Viewers also liked (20)

Ba26343346
Ba26343346Ba26343346
Ba26343346
ย 
Mj3422172221
Mj3422172221Mj3422172221
Mj3422172221
ย 
Ly2419921995
Ly2419921995Ly2419921995
Ly2419921995
ย 
Iq2415181523
Iq2415181523Iq2415181523
Iq2415181523
ย 
Bl4201416420
Bl4201416420Bl4201416420
Bl4201416420
ย 
Dt35682686
Dt35682686Dt35682686
Dt35682686
ย 
L25052056
L25052056L25052056
L25052056
ย 
Ap4101238242
Ap4101238242Ap4101238242
Ap4101238242
ย 
Ol3425172524
Ol3425172524Ol3425172524
Ol3425172524
ย 
Structural Engineering Properties of Fibre Reinforced Concrete Based On Recyc...
Structural Engineering Properties of Fibre Reinforced Concrete Based On Recyc...Structural Engineering Properties of Fibre Reinforced Concrete Based On Recyc...
Structural Engineering Properties of Fibre Reinforced Concrete Based On Recyc...
ย 
Student Cultural Officer Experience
Student Cultural Officer ExperienceStudent Cultural Officer Experience
Student Cultural Officer Experience
ย 
1 la guerra de malvinas(1982)
1 la guerra de malvinas(1982)1 la guerra de malvinas(1982)
1 la guerra de malvinas(1982)
ย 
Judicial Reforms-way forward
Judicial Reforms-way forwardJudicial Reforms-way forward
Judicial Reforms-way forward
ย 
Nomad Flightcase Solutions
Nomad Flightcase SolutionsNomad Flightcase Solutions
Nomad Flightcase Solutions
ย 
Effect of coconut fibre ash on strength properties of concrete
Effect of coconut fibre ash on strength properties of concreteEffect of coconut fibre ash on strength properties of concrete
Effect of coconut fibre ash on strength properties of concrete
ย 
Silicon scanners cambridge report
Silicon scanners cambridge reportSilicon scanners cambridge report
Silicon scanners cambridge report
ย 
ะบะฐะฑ 41
ะบะฐะฑ 41ะบะฐะฑ 41
ะบะฐะฑ 41
ย 
Estimation of Water Vapour Attenuation And Rain Attenuation
Estimation of Water Vapour Attenuation And Rain AttenuationEstimation of Water Vapour Attenuation And Rain Attenuation
Estimation of Water Vapour Attenuation And Rain Attenuation
ย 
SITE 2013 - Networked schools in New Zealand: Examples from the Virtual Learn...
SITE 2013 - Networked schools in New Zealand: Examples from the Virtual Learn...SITE 2013 - Networked schools in New Zealand: Examples from the Virtual Learn...
SITE 2013 - Networked schools in New Zealand: Examples from the Virtual Learn...
ย 
Business Analyst Job Description CLD_June2013
Business Analyst Job Description CLD_June2013Business Analyst Job Description CLD_June2013
Business Analyst Job Description CLD_June2013
ย 

Similar to Energy efficient and high speed domino logic circuits

Ijmer 46050106
Ijmer 46050106Ijmer 46050106
Ijmer 46050106
IJMER
ย 
A high speed dynamic ripple carry adder
A high speed dynamic ripple carry adderA high speed dynamic ripple carry adder
A high speed dynamic ripple carry adder
eSAT Journals
ย 
Extremely Low Power FIR Filter for a Smart Dust Sensor Module
Extremely Low Power FIR Filter for a Smart Dust Sensor ModuleExtremely Low Power FIR Filter for a Smart Dust Sensor Module
Extremely Low Power FIR Filter for a Smart Dust Sensor Module
CSCJournals
ย 
High performance novel dual stack gating technique for reduction of ground bo...
High performance novel dual stack gating technique for reduction of ground bo...High performance novel dual stack gating technique for reduction of ground bo...
High performance novel dual stack gating technique for reduction of ground bo...
eSAT Journals
ย 

Similar to Energy efficient and high speed domino logic circuits (20)

Iaetsd design and analysis of low-leakage high-speed
Iaetsd design and analysis of low-leakage high-speedIaetsd design and analysis of low-leakage high-speed
Iaetsd design and analysis of low-leakage high-speed
ย 
High-Performance of Domino Logic Circuit for Wide Fan-In Gates Using Mentor G...
High-Performance of Domino Logic Circuit for Wide Fan-In Gates Using Mentor G...High-Performance of Domino Logic Circuit for Wide Fan-In Gates Using Mentor G...
High-Performance of Domino Logic Circuit for Wide Fan-In Gates Using Mentor G...
ย 
LEAKAGE POWER REDUCTION AND ANALYSIS OF CMOS SEQUENTIAL CIRCUITS
LEAKAGE POWER REDUCTION AND ANALYSIS OF CMOS SEQUENTIAL CIRCUITSLEAKAGE POWER REDUCTION AND ANALYSIS OF CMOS SEQUENTIAL CIRCUITS
LEAKAGE POWER REDUCTION AND ANALYSIS OF CMOS SEQUENTIAL CIRCUITS
ย 
VOLTAGE STACKING FOR SIMPLIFYING POWER MANAGEMENT IN ASYNCHRONOUS CIRCUITS
VOLTAGE STACKING FOR SIMPLIFYING POWER MANAGEMENT IN ASYNCHRONOUS CIRCUITSVOLTAGE STACKING FOR SIMPLIFYING POWER MANAGEMENT IN ASYNCHRONOUS CIRCUITS
VOLTAGE STACKING FOR SIMPLIFYING POWER MANAGEMENT IN ASYNCHRONOUS CIRCUITS
ย 
VOLTAGE STACKING FOR SIMPLIFYING POWER MANAGEMENT IN ASYNCHRONOUS CIRCUITS
VOLTAGE STACKING FOR SIMPLIFYING POWER MANAGEMENT IN ASYNCHRONOUS CIRCUITSVOLTAGE STACKING FOR SIMPLIFYING POWER MANAGEMENT IN ASYNCHRONOUS CIRCUITS
VOLTAGE STACKING FOR SIMPLIFYING POWER MANAGEMENT IN ASYNCHRONOUS CIRCUITS
ย 
55
5555
55
ย 
M045048184
M045048184M045048184
M045048184
ย 
A NOVEL LOW POWER HIGH DYNAMIC THRESHOLD SWING LIMITED REPEATER INSERTION FOR...
A NOVEL LOW POWER HIGH DYNAMIC THRESHOLD SWING LIMITED REPEATER INSERTION FOR...A NOVEL LOW POWER HIGH DYNAMIC THRESHOLD SWING LIMITED REPEATER INSERTION FOR...
A NOVEL LOW POWER HIGH DYNAMIC THRESHOLD SWING LIMITED REPEATER INSERTION FOR...
ย 
Impact of Hybrid Pass-Transistor Logic (HPTL) on Power, Delay and Area in VL...
Impact of Hybrid Pass-Transistor Logic (HPTL) on Power, Delay  and Area in VL...Impact of Hybrid Pass-Transistor Logic (HPTL) on Power, Delay  and Area in VL...
Impact of Hybrid Pass-Transistor Logic (HPTL) on Power, Delay and Area in VL...
ย 
Ijmer 46050106
Ijmer 46050106Ijmer 46050106
Ijmer 46050106
ย 
IRJET- A Novel High Speed Power Efficient Double Tail Comparator in 180nm...
IRJET-  	  A Novel High Speed Power Efficient Double Tail Comparator in 180nm...IRJET-  	  A Novel High Speed Power Efficient Double Tail Comparator in 180nm...
IRJET- A Novel High Speed Power Efficient Double Tail Comparator in 180nm...
ย 
Ultra Low Power Design and High Speed Design of Domino Logic Circuit
Ultra Low Power Design and High Speed Design of Domino Logic CircuitUltra Low Power Design and High Speed Design of Domino Logic Circuit
Ultra Low Power Design and High Speed Design of Domino Logic Circuit
ย 
A high speed dynamic ripple carry adder
A high speed dynamic ripple carry adderA high speed dynamic ripple carry adder
A high speed dynamic ripple carry adder
ย 
IRJET - Analysis of Power Consumption in Glitch Free Dual Edge Triggered ...
IRJET -  	  Analysis of Power Consumption in Glitch Free Dual Edge Triggered ...IRJET -  	  Analysis of Power Consumption in Glitch Free Dual Edge Triggered ...
IRJET - Analysis of Power Consumption in Glitch Free Dual Edge Triggered ...
ย 
A charge recycling three phase dual rail pre charge logic based flip-flop
A charge recycling three phase dual rail pre charge logic based flip-flopA charge recycling three phase dual rail pre charge logic based flip-flop
A charge recycling three phase dual rail pre charge logic based flip-flop
ย 
Extremely Low Power FIR Filter for a Smart Dust Sensor Module
Extremely Low Power FIR Filter for a Smart Dust Sensor ModuleExtremely Low Power FIR Filter for a Smart Dust Sensor Module
Extremely Low Power FIR Filter for a Smart Dust Sensor Module
ย 
Low power and high performance detff using common
Low power and high performance detff using commonLow power and high performance detff using common
Low power and high performance detff using common
ย 
Ly3620482052
Ly3620482052Ly3620482052
Ly3620482052
ย 
250 MHz Multiphase Delay Locked Loop for Low Power Applications
250 MHz Multiphase Delay Locked Loop for Low  Power Applications 250 MHz Multiphase Delay Locked Loop for Low  Power Applications
250 MHz Multiphase Delay Locked Loop for Low Power Applications
ย 
High performance novel dual stack gating technique for reduction of ground bo...
High performance novel dual stack gating technique for reduction of ground bo...High performance novel dual stack gating technique for reduction of ground bo...
High performance novel dual stack gating technique for reduction of ground bo...
ย 

Recently uploaded

XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
ssuser89054b
ย 
VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...
VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...
VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...
SUHANI PANDEY
ย 
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756
dollysharma2066
ย 
Call Girls In Bangalore โ˜Ž 7737669865 ๐Ÿฅต Book Your One night Stand
Call Girls In Bangalore โ˜Ž 7737669865 ๐Ÿฅต Book Your One night StandCall Girls In Bangalore โ˜Ž 7737669865 ๐Ÿฅต Book Your One night Stand
Call Girls In Bangalore โ˜Ž 7737669865 ๐Ÿฅต Book Your One night Stand
amitlee9823
ย 

Recently uploaded (20)

XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX
ย 
chapter 5.pptx: drainage and irrigation engineering
chapter 5.pptx: drainage and irrigation engineeringchapter 5.pptx: drainage and irrigation engineering
chapter 5.pptx: drainage and irrigation engineering
ย 
VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...
VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...
VIP Model Call Girls Kothrud ( Pune ) Call ON 8005736733 Starting From 5K to ...
ย 
Double Revolving field theory-how the rotor develops torque
Double Revolving field theory-how the rotor develops torqueDouble Revolving field theory-how the rotor develops torque
Double Revolving field theory-how the rotor develops torque
ย 
Introduction to Serverless with AWS Lambda
Introduction to Serverless with AWS LambdaIntroduction to Serverless with AWS Lambda
Introduction to Serverless with AWS Lambda
ย 
Hazard Identification (HAZID) vs. Hazard and Operability (HAZOP): A Comparati...
Hazard Identification (HAZID) vs. Hazard and Operability (HAZOP): A Comparati...Hazard Identification (HAZID) vs. Hazard and Operability (HAZOP): A Comparati...
Hazard Identification (HAZID) vs. Hazard and Operability (HAZOP): A Comparati...
ย 
Thermal Engineering-R & A / C - unit - V
Thermal Engineering-R & A / C - unit - VThermal Engineering-R & A / C - unit - V
Thermal Engineering-R & A / C - unit - V
ย 
(INDIRA) Call Girl Bhosari Call Now 8617697112 Bhosari Escorts 24x7
(INDIRA) Call Girl Bhosari Call Now 8617697112 Bhosari Escorts 24x7(INDIRA) Call Girl Bhosari Call Now 8617697112 Bhosari Escorts 24x7
(INDIRA) Call Girl Bhosari Call Now 8617697112 Bhosari Escorts 24x7
ย 
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756
FULL ENJOY Call Girls In Mahipalpur Delhi Contact Us 8377877756
ย 
Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...
Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...
Call Girls Pimpri Chinchwad Call Me 7737669865 Budget Friendly No Advance Boo...
ย 
A Study of Urban Area Plan for Pabna Municipality
A Study of Urban Area Plan for Pabna MunicipalityA Study of Urban Area Plan for Pabna Municipality
A Study of Urban Area Plan for Pabna Municipality
ย 
Bhosari ( Call Girls ) Pune 6297143586 Hot Model With Sexy Bhabi Ready For ...
Bhosari ( Call Girls ) Pune  6297143586  Hot Model With Sexy Bhabi Ready For ...Bhosari ( Call Girls ) Pune  6297143586  Hot Model With Sexy Bhabi Ready For ...
Bhosari ( Call Girls ) Pune 6297143586 Hot Model With Sexy Bhabi Ready For ...
ย 
Block diagram reduction techniques in control systems.ppt
Block diagram reduction techniques in control systems.pptBlock diagram reduction techniques in control systems.ppt
Block diagram reduction techniques in control systems.ppt
ย 
Unit 1 - Soil Classification and Compaction.pdf
Unit 1 - Soil Classification and Compaction.pdfUnit 1 - Soil Classification and Compaction.pdf
Unit 1 - Soil Classification and Compaction.pdf
ย 
COST-EFFETIVE and Energy Efficient BUILDINGS ptx
COST-EFFETIVE  and Energy Efficient BUILDINGS ptxCOST-EFFETIVE  and Energy Efficient BUILDINGS ptx
COST-EFFETIVE and Energy Efficient BUILDINGS ptx
ย 
Thermal Engineering -unit - III & IV.ppt
Thermal Engineering -unit - III & IV.pptThermal Engineering -unit - III & IV.ppt
Thermal Engineering -unit - III & IV.ppt
ย 
Call Girls In Bangalore โ˜Ž 7737669865 ๐Ÿฅต Book Your One night Stand
Call Girls In Bangalore โ˜Ž 7737669865 ๐Ÿฅต Book Your One night StandCall Girls In Bangalore โ˜Ž 7737669865 ๐Ÿฅต Book Your One night Stand
Call Girls In Bangalore โ˜Ž 7737669865 ๐Ÿฅต Book Your One night Stand
ย 
data_management_and _data_science_cheat_sheet.pdf
data_management_and _data_science_cheat_sheet.pdfdata_management_and _data_science_cheat_sheet.pdf
data_management_and _data_science_cheat_sheet.pdf
ย 
(INDIRA) Call Girl Meerut Call Now 8617697112 Meerut Escorts 24x7
(INDIRA) Call Girl Meerut Call Now 8617697112 Meerut Escorts 24x7(INDIRA) Call Girl Meerut Call Now 8617697112 Meerut Escorts 24x7
(INDIRA) Call Girl Meerut Call Now 8617697112 Meerut Escorts 24x7
ย 
University management System project report..pdf
University management System project report..pdfUniversity management System project report..pdf
University management System project report..pdf
ย 

Energy efficient and high speed domino logic circuits

  • 1. Neha Vaish Int. Journal of Engineering Research and Applications www.ijera.com ISSN : 2248-9622, Vol. 5, Issue 4, ( Part -1) April 2015, pp.36-39 www.ijera.com 36 | P a g e Energy efficient and high speed domino logic circuits Neha Vaish*, Sampath Kumar V.** *M.Tech. (VLSI) (Department of Electronics and Communication JSS Academy of Technical Education- NOIDA, India) **Asst. Professor (Department of Electronics and Communication JSS Academy of Technical Education- NOIDA, India) ABSTRACT Domino CMOS circuit family finds a wide variety of application in microprocessors due to low device count and high speed.In this paper, various conventional and proposed designs for low leakage and high speed wide fan-in domino circuits are reviewed. The techniques used in the paper reduces the total power dissipation and delay by 25% and 58% respectively as compared to the conventional footed domino logic circuit. Simulations are performed on tanner tool at 65nm technology for 16 input OR gate. Keywords โ€“ contention, domino logic, leakage, power consumption, reliability. I. INTRODUCTION Domino logic circuits are widely used in high speed and high performance microprocessor applications. A trade off occur between noise immunity and performance. In order to increase reliability of a circuit, power supply has to be scaled but this leads to increased power consumption. So other techniques are to be employed to reduce power consumption and delay. In a domino logic circuit a keeper transistor is used as leaving the dynamic node floating induces problems of leakage and charge sharing. A conventional approach to increase reliability is sizing the keeper transistor. For keeper sizing[1], keeper ratio KPR is defined as KPR= Width of keeper Width of evaluation network Upsizing the keeper transistor increases the noise margin but at the same time increases power consumption and vice-versa. Hence a trade-off occurs between reliability and performance. In order to address this issue several techniques are proposed in the paper. Various techniques including footless domino logic(FLDL),footed domino logic(FDL), conditional keeper domino logic(CKDL), high speed domino logic(HSDL) and conditional evaluation domino logic(CEDL) are reviewed and compared in order to compute power consumption, delay and power delay product. II. LITERATURE REVIEW Conventional domino logic circuits such as footless and footed domino logic circuit are reviewed along with other proposed schemes. These circuits includes the basic footless domino logic(FLDL),footed domino logic(FDL)[2], conditional keeper domino logic(CKDL), high speed domino logic(HSDL), conditional evaluation domino logic(CEDL). Main aim of these circuits is to improve the circuit performance having wide fan- in[3]. Using a keeper transistor helps to address the problems of leakage and charge sharing but increases power dissipation. So sizing the keeper transistor helps to overcome the problem but then tradeoff occurs between reliability and performance. A. Footless domino logic (FLDL): Footless domino logic circuit is a standard domino logic circuit shown in fig.1. employing a PMOS keeper transistor to reduce charge sharing problem. Fig.1. Footless Domino logic B. Footed domino logic (FDL): FDL is shown in fig.2. Here a footer NMOS transistor is employed to reduce the leakage current. During the precharge phase as clock is low, PMOS transistor PMOS_1 turns ON and output node precharges to vdd. During the evaluation phase clock is high which turns off PMOS transistor and switches on the footer transistor N_1. Now,depending upon RESEARCH ARTICLE OPEN ACCESS
  • 2. Neha Vaish Int. Journal of Engineering Research and Applications www.ijera.com ISSN : 2248-9622, Vol. 5, Issue 4, ( Part -1) April 2015, pp.36-39 www.ijera.com 37 | P a g e the evaluation network, output swiches to low or high. This technique reduces power consumption but at the same time increases delay. Fig.2. Footed Domino Logic C. Conditional keeper domino logic (CKDL): CKDL is shown in fig.3. In this technique two keepers are employed, small transistor(with small sizing) k1and other large transistor(with large sizing) k2[4]. As the clock goes high k1 is ON, after delay of two inverters keeper k2 goes ON only if output of NAND gate goes LOW. NAND output is low only if both delayed inverters and dynamic node are HIGH. Here size of k2 is kept larger than k1 to improve noise margin of the circuit. Main drawback of this circuit is delay increases due to two inverters and NAND gate[5]. Fig.3. Conditional keeper Domino Logic D. High speed domino logic (HSDL) HSDL[4] is shown in fig.4. Fig.4. High Speed Domino Logic As evaluation phase begins, clock goes HIGH, transistor P3 turns ON and the keeper transistor P2 turns OFF. Hence reducing the contention between the keeper and evaluation network. After the delay transistor P3 turns off. Depending upon the evaluation network transistor N1 may turn ON hence turning ON P2 i.e. if output of evaluation network goes high, it turns ON N1. This circuit has better speed. Drawback of this circuit is if noise increases at input, dynamic node may get discharged giving false output. E. Conditional Evaluation Domino Logic (CEDL) Conditional Evaluation Domino Logic[6]. (CEDL) is another domino logic circuit shown in fig.5. Fig.5. Conditional Evaluation Domino Logic
  • 3. Neha Vaish Int. Journal of Engineering Research and Applications www.ijera.com ISSN : 2248-9622, Vol. 5, Issue 4, ( Part -1) April 2015, pp.36-39 www.ijera.com 38 | P a g e Here stacked NMOS transistors N2, N3 are used to evaluate the circuit which turns ON conditionally. As clock goes HIGH during evaluation phase for a delay of two inverters, transistor N1 remains OFF hence we get high voltage value at NFOOT node. Voltage at NFOOT node could be increased or decreased by sizing footer transistor N1 and evaluation network. If N1 is upsized voltage at NFOOT node decreases and upsizing evaluation network increases voltage at NFOOT node. This effect is shown in fig.6.,transistors in evaluation network are swept from 1um to 4um with constant footer width. As sizing increases NFOOT increases. Fig.6. Delay versus evaluation network sizing III. SIMULATION AND PERFORMANCE COMPARISION All the above topologies are simulated on tanner tool (TCAD) at 65nm technology model. Supply voltage used is 0.8V, temperature is 27 degree Celsius. Wide fan-in 16 input OR gate is used as benchmark circuit at 1 GHZ frequency. Power, delay and power delay product are computed through simulations. Power consumption is measured when one input is HIGH and discharges the precharge node. Delay from input (IN1) to output (VOUT) is measured where all other inputs remain at zero. Fig.7 shows the waveform of input, clock, output and dynamic node voltage for 16 input OR gate of HSDL logic style. Fig. 7 HSDL waveform for 16 input OR gate Fig. 8 CEDL waveform for 16 input OR gate Fig.8 shows the waveform of dynamic node voltage, inputs, clock, NFOOT node and output for 16 input OR gate of CEDL logic style.
  • 4. Neha Vaish Int. Journal of Engineering Research and Applications www.ijera.com ISSN : 2248-9622, Vol. 5, Issue 4, ( Part -1) April 2015, pp.36-39 www.ijera.com 39 | P a g e TABLE I Result for 16 Input OR gate CIRC UIT POWER (uw) DELA Y (ps) PDP (fF) #OF TRANSI STORS FLDL 51.6 174.8 9.01 18 FDL 50.0 185.5 9.25 19 CKDL 45.6 131.7 5.89 23 HSDL 39.7 72.4 2.85 20 CEDL 38.4 121.1 4.59 21 Simulation results of TABLE I shows that the power Dissipation [7] of CEDL circuit is low among rest of circuit topologies. Delay is minimum for HSDL circuit. As seen from Fig.9. PDP is also less for CEDL and HSDL circuit topologies. Fig.9.Comparision of power, delay, PDP and number of transistors for all circuit designs. IV. CONCLUSION In this paper, several domino logic circuit topologies were reviewed for high-speed and leakage-tolerant design. Table I shows 58% improvement in speed of HSDL compared to FLDL. CEDL shows power reduction by 25% compared to FLDL. HSDL method can be used for very high speed circuits. Both HSDL and CEDL can be used in circuits that needs reduced power consumption. REFERENCES [1] Ali Peiravi, Mohammad Asyaei, โ€œRobust low leakage controlled keeper by current- comparison domino for wide fan-in gatesโ€, INTEGRATION, the VLSI journal 45 (2012) 22โ€“32. [2] B.-Y. Tsui, L.-F. Chin, โ€œ A comprehensive study of the FIBL of nanoscale MOSFETsโ€, IEEE Transactions on Electron Devices 51 (10) (2004) 1733โ€“1735. [3] L. T. Clarke, G. F. Taylor, โ€œHigh fan-in circuit design,โ€ IEEE Journal of Solid-State Circuits, vol. 31, Issue 1, January 1996, pp.91-96. [4] Atila Alvandpour,, Ram K. Krishnamurthy, K. Soumyanath and Shekhar Y. Borkar, โ€œA Sub-130-nm Conditional Keeper Techniqueโ€, IEEE JOURNAL OF SOLID- STATE CIRCUITS, VOL. 37, NO. 5, MAY 2002 633. [5] M.W. Allam, M.H. Anis, M.I. Elmasry, โ€œHigh speed dynamic logic style for scaled- down CMOS and MTCMOS technologiesโ€, in: Proceedings of the International Symposium on Low Power Electronics and Design, 2000, pp. 155โ€“160. [6] Farshad Moradi, TuanVuCao, ElenaI. Vatajelu, Ali Peiravi, Hamid Mahmoodi, Dag T. Wisland, โ€œDomino logic designs for high-performance and leakage-tolerant applicationsโ€, INTEGRATION, the VLSI journal 46 (2013) 247โ€“254. [7] M.H. Anis, M.W. Allam, M.I. Elmasry, โ€œEnergy-efficient noise-tolerant dynamic styles for scaled-down CMOS and MTCMOS technologiesโ€, IEEE Transactions on Very Large Scale Integration (VLSI) Systems 10 (2002) 71โ€“78.