SlideShare a Scribd company logo
1 of 28
Download to read offline
Technology Review of High Aspect Ratio
Through-Silicon-Via
Eric Johnson, Chulyong Kim, Bon Woong Ku,
Amechi Toya, Shuchen Zhang
Georgia Institute of Technology
Agenda
1. Introduction and Background
2. Process Flow
3. Electrical Properties
4. Mechanical Properties
5. Design Impact
6. Future Technologies
Cross section of a TSV
Source: [3]
TSV Background
Sources: [1,2]
TSV Background
Sources: [1,2]
Source: www.samsung.com
Benefits Of TSV
Source: [2]
Why High Aspect Ratio?
TSV Scaling and Function Density
Source: [2]
2009 2015
TSV Size (um) 1.5 1.0 0.55
Device Area (um2
) 0.82 0.20
TSV-to-Device 2.74 5.00 2.74
TSV Scaling
Aspect Ratio = 10 Aspect Ratio = 10 Aspect Ratio = 16.7
Source: [3]
TSV fabrication
(a) SiO2
deposition
(b) Photoresist patterning
(c) SiO2
patterning
(d) Etching
(e) SiO2
deposition
(f) Backside thinning
(g) Backside SiO2
deposition
(h-j) Electroplating
(k) CMP
Source: [Modified from 4]
Etching
•
•
•
–
•
•
–
•
Etching
•
–
–
•
•
•
Source: [10]
Isolator Deposition
•
–
•
•
–
•
–
•
•
Source: [11]
•
–
–
–
•
Isolator Deposition
Source: [12]
Barrier / seed layer deposition
➔ Barrier Deposition
● Electroless barrier deposition
- Ni-B, Ni-W-B, Co-B, Co-W-B (Ni- and Co-alloys)
○ Better Step coverage, good uniformity.
○ High adhesion strength. (~56MPa)
○ Holds up against Cu diffusion up to ~300-400℃
● Chemical Grafting
- NiB
○ Conducting, eliminates the need for a seed
layer.
○ Forms strong bond with isolation polymer
(P4VP).
○ Uniformity, good step coverage.
➔ Seed Deposition
● Electroless Cu seed deposition.
- Good step coverage (prevents voids)
Source [14]
Cu Filling
● Electroplating
- Needs conducting seed layer with
good step coverage.
- Additives have to be introduced to
ensure the copper ions get to the
bottom of the via for better filling.
-
● Electroless plating
- Conductivity of surface is irrelevant.
- No void.
- Bottom-up filling is possible with
additives that have high diffusion
coefficient.
Source [9]
Source [13]
COST BREAKDOWN OF 3D IC FABRICATION
Source: [8]
General Electrical Properties
● Short interconnect length compared to wirebonding
○ Lower interconnect delay
○ Higher Bandwidth
● Marginal electrical changes with higher aspect ratio
Wirebond Traditional TSV HAR TSV
Interconnect Length Long Short Short
I/O Density Low Med High
Back of Line Delay High Low Low
HAR TSV Electrical Properties
Source: [6]
Mechanical Reliability of TSV
•
•
Thermomechanical Properties of the Materials
Mechanical Reliability of TSV
•
•
•
Mechanical Reliability of TSV
•
•
•
•
•
•
•
•
Limitation of normal TSV usage
Huge silicon area / parasitic overhead
Normal TSV HAR TSV
Source: [5]
Design Impact of HAR TSV usage
Physical design result shows that HAR TSV maximizes 3D IC
37% area saving, 12% performance saving, little power consumption overhead
Source: [5]
Future of 3D interconnect technology
Monolithic 3D: To fabricate the top tier monolithically
minimizing vertical interconnection overhead
Source: [7]
TSV 3D vs. Monolithic 3D
High Alignment Precision leads to small 3D via
Source: [15,16]
Monolithic Inter-tier Via
TSV
Conclusion
TSV scaling and HAR TSV technology is required
because device scaling continues, but also for the miniaturization of the system
We discussed
HAR TSV-specific fabrication issues and potential solutions, and its characteristics
We reviewed
HAR TSV leads to minimum 3D interconnection overhead, and maximum 3D benefit
Future technology of 3D interconnect
Moves from HAR TSV toward Monolithic 3D that provides with nm-scale 3D via
References
[1] Rao R. Tummala, Introduction to SIP Stacked ICs and Packages (SIP), Lecture, Georgia Tech, 10/6/2016.
[2] Rao R. Tummala et al, Introduction to System-On-Package, 2004.
[3] Sesh Ramaswami, Through Silicon Via (TSV) Interconnect, Lecture, Georgia Tech, 10/4/2016.
[4] A. Yu et al., “Fabrication of High Aspect Ratio TSV and Assembly With Fine-Pitch Low-Cost Solder Microbump for Si Interposer Technology With
High-Density Interconnects,” IEEE Transactions on Components, Packaging and Manufacturing Technology, vol. 1, no. 9, pp. 1336–1344, 2011.
[5] D. H. Kim and S. K. Lim, “Design Quality Trade-Off Studies for 3-D ICs Built With Sub-Micron TSVs and Future Devices,” IEEE Journal on
Emerging and Selected Topics in Circuits and Systems, vol. 2, no. 2, pp. 240–248, 2012.
[6] H. He, J. J. Q. Lu, Z. Xu and X. Gu, "TSV density impact on 3D power delivery with high aspect ratio TSVs," ASMC 2013 SEMI Advanced
Semiconductor Manufacturing Conference, Saratoga Springs, NY, 2013, pp. 70-74.
[7] Shreepad Panth, Kambiz Samadi, Yang Du, and Sung Kyu Lim, "Design and CAD Methodologies for Low Power Gate-level Monolithic 3D ICs,"
IEEE International Symposium on Low Power Electronics and Design, 2014.
[8] Claudio Truzzi, A Novel Approach to TSV Metallizaiton based on Ectrografted Copper Nucleation Layers,” Lecture, Alchimer, 9/25/2008.
[9] Myong-Hoon Rho, et al., “Various Cu Filling Methods of TSV for Three Dimensional Packaging,” Journal of KWJS Vol. 31 No. 3. Pp11-16. 2013.
[10] Arturo A. Ayon, PEUG talk, may 2001.
[11] Dow Corning Corporation, Midland, MI
[12] T. Dequivre, E. Alam, J. Maurais, “Electrografted P4VP for high aspect ratio copper TSV insulation in Via-last process flow,” pp. 340-344, 2016.
[13] Zengling Wang, et al., “Bottom-up fill of submicrometer copper via holes of ULSIs by electroless plating,” Journal of The Electrochemical
Society, 151 (12) C781-C785 (2004).
[14] Fumihiro Inoue, et al., “All-Wet Fabrication Technology for High Aspect Ratio TSV Using Electroless Barrier and Seed Layers,” Kansai
University, 3-3-35 Yamate-cho, Suita, Osaka, Japan.
[15] Brunet, Laurent, et al. "(Invited) Direct Bonding: A Key Enabler for 3D Monolithic Integration." ECS Transactions 64.5 (2014): 381-390.
[16] C. Liu and S. K. Lim, "A design tradeoff study with monolithic 3D integration," Thirteenth International Symposium on Quality Electronic Design,
Santa Clara, CA, 2012, pp. 529-536.
Questions?

More Related Content

What's hot

Analog Mixed-Signal Design in FinFET Processes
Analog Mixed-Signal Design in FinFET Processes Analog Mixed-Signal Design in FinFET Processes
Analog Mixed-Signal Design in FinFET Processes Design World
 
PresenWide Bandgap Semiconductor Materials for Improved Performance Microwave...
PresenWide Bandgap Semiconductor Materials for Improved Performance Microwave...PresenWide Bandgap Semiconductor Materials for Improved Performance Microwave...
PresenWide Bandgap Semiconductor Materials for Improved Performance Microwave...Realsim, Fanavaran Sharif
 
Review of Fin FET Technology and Circuit Design Challenges
Review of Fin FET Technology and Circuit Design ChallengesReview of Fin FET Technology and Circuit Design Challenges
Review of Fin FET Technology and Circuit Design Challengesrbl87
 
SiC: An advanced semiconductor material for power devices
SiC: An advanced semiconductor material for power devicesSiC: An advanced semiconductor material for power devices
SiC: An advanced semiconductor material for power devicesSOUMEN GIRI
 
Permanent Wafer Bonding for Semiconductor: Application Trends & Technology 20...
Permanent Wafer Bonding for Semiconductor: Application Trends & Technology 20...Permanent Wafer Bonding for Semiconductor: Application Trends & Technology 20...
Permanent Wafer Bonding for Semiconductor: Application Trends & Technology 20...Yole Developpement
 
從封測產業趨勢談設備需求與機會_ part2
從封測產業趨勢談設備需求與機會_ part2從封測產業趨勢談設備需求與機會_ part2
從封測產業趨勢談設備需求與機會_ part2CHENHuiMei
 
Ultra Thin Body SOI FETs
Ultra Thin Body SOI FETsUltra Thin Body SOI FETs
Ultra Thin Body SOI FETssindhu reddy
 
Bonding and Lithography Equipment Market for More than Moore Devices by Yole ...
Bonding and Lithography Equipment Market for More than Moore Devices by Yole ...Bonding and Lithography Equipment Market for More than Moore Devices by Yole ...
Bonding and Lithography Equipment Market for More than Moore Devices by Yole ...Yole Developpement
 
Rohm SiC MOSFET Gen3 Trench Design Family
Rohm SiC MOSFET Gen3 Trench Design FamilyRohm SiC MOSFET Gen3 Trench Design Family
Rohm SiC MOSFET Gen3 Trench Design Familysystem_plus
 
High k dielectrics
High k dielectricsHigh k dielectrics
High k dielectricsSubash John
 
Wafer manufacturing process
Wafer manufacturing processWafer manufacturing process
Wafer manufacturing processadi mandloi
 
Fabrication units in India and outside
Fabrication units in India and outsideFabrication units in India and outside
Fabrication units in India and outsideSubash John
 
Introduction to FinFET
Introduction to FinFETIntroduction to FinFET
Introduction to FinFETManishKenchi
 

What's hot (20)

Analog Mixed-Signal Design in FinFET Processes
Analog Mixed-Signal Design in FinFET Processes Analog Mixed-Signal Design in FinFET Processes
Analog Mixed-Signal Design in FinFET Processes
 
PresenWide Bandgap Semiconductor Materials for Improved Performance Microwave...
PresenWide Bandgap Semiconductor Materials for Improved Performance Microwave...PresenWide Bandgap Semiconductor Materials for Improved Performance Microwave...
PresenWide Bandgap Semiconductor Materials for Improved Performance Microwave...
 
Review of Fin FET Technology and Circuit Design Challenges
Review of Fin FET Technology and Circuit Design ChallengesReview of Fin FET Technology and Circuit Design Challenges
Review of Fin FET Technology and Circuit Design Challenges
 
SiC: An advanced semiconductor material for power devices
SiC: An advanced semiconductor material for power devicesSiC: An advanced semiconductor material for power devices
SiC: An advanced semiconductor material for power devices
 
Finfets
FinfetsFinfets
Finfets
 
Permanent Wafer Bonding for Semiconductor: Application Trends & Technology 20...
Permanent Wafer Bonding for Semiconductor: Application Trends & Technology 20...Permanent Wafer Bonding for Semiconductor: Application Trends & Technology 20...
Permanent Wafer Bonding for Semiconductor: Application Trends & Technology 20...
 
Wafer processing
Wafer processingWafer processing
Wafer processing
 
從封測產業趨勢談設備需求與機會_ part2
從封測產業趨勢談設備需求與機會_ part2從封測產業趨勢談設備需求與機會_ part2
從封測產業趨勢談設備需求與機會_ part2
 
Ultra Thin Body SOI FETs
Ultra Thin Body SOI FETsUltra Thin Body SOI FETs
Ultra Thin Body SOI FETs
 
GAA nano wire FET
GAA nano wire FETGAA nano wire FET
GAA nano wire FET
 
Bonding and Lithography Equipment Market for More than Moore Devices by Yole ...
Bonding and Lithography Equipment Market for More than Moore Devices by Yole ...Bonding and Lithography Equipment Market for More than Moore Devices by Yole ...
Bonding and Lithography Equipment Market for More than Moore Devices by Yole ...
 
Finfet Technology
Finfet TechnologyFinfet Technology
Finfet Technology
 
Rohm SiC MOSFET Gen3 Trench Design Family
Rohm SiC MOSFET Gen3 Trench Design FamilyRohm SiC MOSFET Gen3 Trench Design Family
Rohm SiC MOSFET Gen3 Trench Design Family
 
High k dielectrics
High k dielectricsHigh k dielectrics
High k dielectrics
 
GaAs
GaAsGaAs
GaAs
 
Wafer manufacturing process
Wafer manufacturing processWafer manufacturing process
Wafer manufacturing process
 
Lecture 8
Lecture 8Lecture 8
Lecture 8
 
Fabrication units in India and outside
Fabrication units in India and outsideFabrication units in India and outside
Fabrication units in India and outside
 
SOI
SOISOI
SOI
 
Introduction to FinFET
Introduction to FinFETIntroduction to FinFET
Introduction to FinFET
 

Viewers also liked

TSV Mining: Critical density in mining and changes to sustainable low cost pr...
TSV Mining: Critical density in mining and changes to sustainable low cost pr...TSV Mining: Critical density in mining and changes to sustainable low cost pr...
TSV Mining: Critical density in mining and changes to sustainable low cost pr...Totius Mining
 
Book review copper wire bonding
Book review copper wire bondingBook review copper wire bonding
Book review copper wire bondingChong Leong Gan
 
Bonding Wire Connection
Bonding Wire ConnectionBonding Wire Connection
Bonding Wire Connectiontrorro
 
Predicting Reliability of Zero Level Through Silicon Vias (TSV)
Predicting Reliability of Zero Level Through Silicon Vias (TSV)Predicting Reliability of Zero Level Through Silicon Vias (TSV)
Predicting Reliability of Zero Level Through Silicon Vias (TSV)Greg Caswell
 
Corporate presentation 2014
Corporate presentation 2014Corporate presentation 2014
Corporate presentation 2014bmacforever
 
Metryx Mass Metrology For Tsv (Icep2009)
Metryx   Mass Metrology For Tsv (Icep2009)Metryx   Mass Metrology For Tsv (Icep2009)
Metryx Mass Metrology For Tsv (Icep2009)Stehen Griffing
 
DfR Advanced Packaging
DfR Advanced PackagingDfR Advanced Packaging
DfR Advanced PackagingGreg Caswell
 
Basics of Bonding Wire Manufacturing
Basics of Bonding Wire ManufacturingBasics of Bonding Wire Manufacturing
Basics of Bonding Wire ManufacturingChristopher Breach
 
3DIC and 2.5D TSV Interconnect for Advanced Packaging: 2016 Business Update -...
3DIC and 2.5D TSV Interconnect for Advanced Packaging: 2016 Business Update -...3DIC and 2.5D TSV Interconnect for Advanced Packaging: 2016 Business Update -...
3DIC and 2.5D TSV Interconnect for Advanced Packaging: 2016 Business Update -...Yole Developpement
 
Equipment and Materials for 3D TSV Applications - 2017 Report by Yole Develop...
Equipment and Materials for 3D TSV Applications - 2017 Report by Yole Develop...Equipment and Materials for 3D TSV Applications - 2017 Report by Yole Develop...
Equipment and Materials for 3D TSV Applications - 2017 Report by Yole Develop...Yole Developpement
 
State of the Word 2011
State of the Word 2011State of the Word 2011
State of the Word 2011photomatt
 

Viewers also liked (12)

TSV Mining: Critical density in mining and changes to sustainable low cost pr...
TSV Mining: Critical density in mining and changes to sustainable low cost pr...TSV Mining: Critical density in mining and changes to sustainable low cost pr...
TSV Mining: Critical density in mining and changes to sustainable low cost pr...
 
Book review copper wire bonding
Book review copper wire bondingBook review copper wire bonding
Book review copper wire bonding
 
Bonding Wire Connection
Bonding Wire ConnectionBonding Wire Connection
Bonding Wire Connection
 
Predicting Reliability of Zero Level Through Silicon Vias (TSV)
Predicting Reliability of Zero Level Through Silicon Vias (TSV)Predicting Reliability of Zero Level Through Silicon Vias (TSV)
Predicting Reliability of Zero Level Through Silicon Vias (TSV)
 
Corporate presentation 2014
Corporate presentation 2014Corporate presentation 2014
Corporate presentation 2014
 
Metryx Mass Metrology For Tsv (Icep2009)
Metryx   Mass Metrology For Tsv (Icep2009)Metryx   Mass Metrology For Tsv (Icep2009)
Metryx Mass Metrology For Tsv (Icep2009)
 
DfR Advanced Packaging
DfR Advanced PackagingDfR Advanced Packaging
DfR Advanced Packaging
 
Basics of Bonding Wire Manufacturing
Basics of Bonding Wire ManufacturingBasics of Bonding Wire Manufacturing
Basics of Bonding Wire Manufacturing
 
3DIC and 2.5D TSV Interconnect for Advanced Packaging: 2016 Business Update -...
3DIC and 2.5D TSV Interconnect for Advanced Packaging: 2016 Business Update -...3DIC and 2.5D TSV Interconnect for Advanced Packaging: 2016 Business Update -...
3DIC and 2.5D TSV Interconnect for Advanced Packaging: 2016 Business Update -...
 
Wire bonding
Wire bondingWire bonding
Wire bonding
 
Equipment and Materials for 3D TSV Applications - 2017 Report by Yole Develop...
Equipment and Materials for 3D TSV Applications - 2017 Report by Yole Develop...Equipment and Materials for 3D TSV Applications - 2017 Report by Yole Develop...
Equipment and Materials for 3D TSV Applications - 2017 Report by Yole Develop...
 
State of the Word 2011
State of the Word 2011State of the Word 2011
State of the Word 2011
 

Similar to HAR TSV Presentation

Three dimensional integration of cmos inverter
Three dimensional integration of cmos inverterThree dimensional integration of cmos inverter
Three dimensional integration of cmos inverterIAEME Publication
 
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGY
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGYULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGY
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGYcscpconf
 
Study of process parameter of wire electric discharge machining the review
Study of process parameter of wire electric discharge machining the reviewStudy of process parameter of wire electric discharge machining the review
Study of process parameter of wire electric discharge machining the reviewIAEME Publication
 
Designing, Fabricating, and Controlling of Shaped Metal Deposition System in ...
Designing, Fabricating, and Controlling of Shaped Metal Deposition System in ...Designing, Fabricating, and Controlling of Shaped Metal Deposition System in ...
Designing, Fabricating, and Controlling of Shaped Metal Deposition System in ...Hassan Alwaely
 
Shaped Metal deposition Based on Additive Manufacturing
 Shaped Metal deposition Based on Additive Manufacturing Shaped Metal deposition Based on Additive Manufacturing
Shaped Metal deposition Based on Additive ManufacturingHassan Alwaely
 
20130723 research accomplishment_ud
20130723 research accomplishment_ud20130723 research accomplishment_ud
20130723 research accomplishment_udTAEJONG BAEK
 
IRJET- Simulation of High K Dielectric MOS with HFo2 as a Gate Dielectric
IRJET-  	  Simulation of High K Dielectric MOS with HFo2 as a Gate DielectricIRJET-  	  Simulation of High K Dielectric MOS with HFo2 as a Gate Dielectric
IRJET- Simulation of High K Dielectric MOS with HFo2 as a Gate DielectricIRJET Journal
 
IRJET- Influence of Process Parameters on Welded Joint by Laser Beam Welding
IRJET- Influence of Process Parameters on Welded Joint by Laser Beam WeldingIRJET- Influence of Process Parameters on Welded Joint by Laser Beam Welding
IRJET- Influence of Process Parameters on Welded Joint by Laser Beam WeldingIRJET Journal
 
Optimization of Laser Beam Welding On Titanium Material
Optimization of Laser Beam Welding On Titanium MaterialOptimization of Laser Beam Welding On Titanium Material
Optimization of Laser Beam Welding On Titanium Materialvivatechijri
 
Low Power Clock Distribution Schemes in VLSI Design
Low Power Clock Distribution Schemes in VLSI DesignLow Power Clock Distribution Schemes in VLSI Design
Low Power Clock Distribution Schemes in VLSI DesignIJERA Editor
 
Three dimensional integration of cmos inverter
Three dimensional integration of cmos inverterThree dimensional integration of cmos inverter
Three dimensional integration of cmos inverterIAEME Publication
 
IRJET- Multi-Objective Optimization of WEDM Process Parameters of Ti-Ni S...
IRJET-  	  Multi-Objective Optimization of WEDM Process Parameters of Ti-Ni S...IRJET-  	  Multi-Objective Optimization of WEDM Process Parameters of Ti-Ni S...
IRJET- Multi-Objective Optimization of WEDM Process Parameters of Ti-Ni S...IRJET Journal
 
IRJET- Development of Mathematical Models to Predict Weld Bead Geometry of Bu...
IRJET- Development of Mathematical Models to Predict Weld Bead Geometry of Bu...IRJET- Development of Mathematical Models to Predict Weld Bead Geometry of Bu...
IRJET- Development of Mathematical Models to Predict Weld Bead Geometry of Bu...IRJET Journal
 
IRJET- Electric Discharge Machine: Review on Increase an Efficiency of Me...
IRJET-  	  Electric Discharge Machine: Review on Increase an Efficiency of Me...IRJET-  	  Electric Discharge Machine: Review on Increase an Efficiency of Me...
IRJET- Electric Discharge Machine: Review on Increase an Efficiency of Me...IRJET Journal
 
Study of brass wire and cryogenic treated brass wire on titanium alloy using ...
Study of brass wire and cryogenic treated brass wire on titanium alloy using ...Study of brass wire and cryogenic treated brass wire on titanium alloy using ...
Study of brass wire and cryogenic treated brass wire on titanium alloy using ...eSAT Publishing House
 
Experimental Investigations to Study the Impact of Machining Parameters on Mi...
Experimental Investigations to Study the Impact of Machining Parameters on Mi...Experimental Investigations to Study the Impact of Machining Parameters on Mi...
Experimental Investigations to Study the Impact of Machining Parameters on Mi...IJERA Editor
 
Design and test challenges in Nano-scale analog and mixed CMOS technology
Design and test challenges in Nano-scale analog and mixed CMOS technology Design and test challenges in Nano-scale analog and mixed CMOS technology
Design and test challenges in Nano-scale analog and mixed CMOS technology VLSICS Design
 
Optimization of Cutting Rate for EN 1010 Low Alloy Steel on WEDM Using Respon...
Optimization of Cutting Rate for EN 1010 Low Alloy Steel on WEDM Using Respon...Optimization of Cutting Rate for EN 1010 Low Alloy Steel on WEDM Using Respon...
Optimization of Cutting Rate for EN 1010 Low Alloy Steel on WEDM Using Respon...IJAEMSJORNAL
 

Similar to HAR TSV Presentation (20)

Three dimensional integration of cmos inverter
Three dimensional integration of cmos inverterThree dimensional integration of cmos inverter
Three dimensional integration of cmos inverter
 
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGY
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGYULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGY
ULTRA HIGH SPEED FACTORIAL DESIGN IN SUB-NANOMETER TECHNOLOGY
 
Study of process parameter of wire electric discharge machining the review
Study of process parameter of wire electric discharge machining the reviewStudy of process parameter of wire electric discharge machining the review
Study of process parameter of wire electric discharge machining the review
 
Designing, Fabricating, and Controlling of Shaped Metal Deposition System in ...
Designing, Fabricating, and Controlling of Shaped Metal Deposition System in ...Designing, Fabricating, and Controlling of Shaped Metal Deposition System in ...
Designing, Fabricating, and Controlling of Shaped Metal Deposition System in ...
 
Shaped Metal deposition Based on Additive Manufacturing
 Shaped Metal deposition Based on Additive Manufacturing Shaped Metal deposition Based on Additive Manufacturing
Shaped Metal deposition Based on Additive Manufacturing
 
Ijebea14 225
Ijebea14 225Ijebea14 225
Ijebea14 225
 
20130723 research accomplishment_ud
20130723 research accomplishment_ud20130723 research accomplishment_ud
20130723 research accomplishment_ud
 
IRJET- Simulation of High K Dielectric MOS with HFo2 as a Gate Dielectric
IRJET-  	  Simulation of High K Dielectric MOS with HFo2 as a Gate DielectricIRJET-  	  Simulation of High K Dielectric MOS with HFo2 as a Gate Dielectric
IRJET- Simulation of High K Dielectric MOS with HFo2 as a Gate Dielectric
 
IRJET- Influence of Process Parameters on Welded Joint by Laser Beam Welding
IRJET- Influence of Process Parameters on Welded Joint by Laser Beam WeldingIRJET- Influence of Process Parameters on Welded Joint by Laser Beam Welding
IRJET- Influence of Process Parameters on Welded Joint by Laser Beam Welding
 
Optimization of Laser Beam Welding On Titanium Material
Optimization of Laser Beam Welding On Titanium MaterialOptimization of Laser Beam Welding On Titanium Material
Optimization of Laser Beam Welding On Titanium Material
 
Low Power Clock Distribution Schemes in VLSI Design
Low Power Clock Distribution Schemes in VLSI DesignLow Power Clock Distribution Schemes in VLSI Design
Low Power Clock Distribution Schemes in VLSI Design
 
Three dimensional integration of cmos inverter
Three dimensional integration of cmos inverterThree dimensional integration of cmos inverter
Three dimensional integration of cmos inverter
 
IRJET- Multi-Objective Optimization of WEDM Process Parameters of Ti-Ni S...
IRJET-  	  Multi-Objective Optimization of WEDM Process Parameters of Ti-Ni S...IRJET-  	  Multi-Objective Optimization of WEDM Process Parameters of Ti-Ni S...
IRJET- Multi-Objective Optimization of WEDM Process Parameters of Ti-Ni S...
 
IRJET- Development of Mathematical Models to Predict Weld Bead Geometry of Bu...
IRJET- Development of Mathematical Models to Predict Weld Bead Geometry of Bu...IRJET- Development of Mathematical Models to Predict Weld Bead Geometry of Bu...
IRJET- Development of Mathematical Models to Predict Weld Bead Geometry of Bu...
 
F044082128
F044082128F044082128
F044082128
 
IRJET- Electric Discharge Machine: Review on Increase an Efficiency of Me...
IRJET-  	  Electric Discharge Machine: Review on Increase an Efficiency of Me...IRJET-  	  Electric Discharge Machine: Review on Increase an Efficiency of Me...
IRJET- Electric Discharge Machine: Review on Increase an Efficiency of Me...
 
Study of brass wire and cryogenic treated brass wire on titanium alloy using ...
Study of brass wire and cryogenic treated brass wire on titanium alloy using ...Study of brass wire and cryogenic treated brass wire on titanium alloy using ...
Study of brass wire and cryogenic treated brass wire on titanium alloy using ...
 
Experimental Investigations to Study the Impact of Machining Parameters on Mi...
Experimental Investigations to Study the Impact of Machining Parameters on Mi...Experimental Investigations to Study the Impact of Machining Parameters on Mi...
Experimental Investigations to Study the Impact of Machining Parameters on Mi...
 
Design and test challenges in Nano-scale analog and mixed CMOS technology
Design and test challenges in Nano-scale analog and mixed CMOS technology Design and test challenges in Nano-scale analog and mixed CMOS technology
Design and test challenges in Nano-scale analog and mixed CMOS technology
 
Optimization of Cutting Rate for EN 1010 Low Alloy Steel on WEDM Using Respon...
Optimization of Cutting Rate for EN 1010 Low Alloy Steel on WEDM Using Respon...Optimization of Cutting Rate for EN 1010 Low Alloy Steel on WEDM Using Respon...
Optimization of Cutting Rate for EN 1010 Low Alloy Steel on WEDM Using Respon...
 

HAR TSV Presentation

  • 1. Technology Review of High Aspect Ratio Through-Silicon-Via Eric Johnson, Chulyong Kim, Bon Woong Ku, Amechi Toya, Shuchen Zhang Georgia Institute of Technology
  • 2. Agenda 1. Introduction and Background 2. Process Flow 3. Electrical Properties 4. Mechanical Properties 5. Design Impact 6. Future Technologies Cross section of a TSV Source: [3]
  • 7. Why High Aspect Ratio? TSV Scaling and Function Density Source: [2] 2009 2015 TSV Size (um) 1.5 1.0 0.55 Device Area (um2 ) 0.82 0.20 TSV-to-Device 2.74 5.00 2.74
  • 8. TSV Scaling Aspect Ratio = 10 Aspect Ratio = 10 Aspect Ratio = 16.7 Source: [3]
  • 9. TSV fabrication (a) SiO2 deposition (b) Photoresist patterning (c) SiO2 patterning (d) Etching (e) SiO2 deposition (f) Backside thinning (g) Backside SiO2 deposition (h-j) Electroplating (k) CMP Source: [Modified from 4]
  • 14. Barrier / seed layer deposition ➔ Barrier Deposition ● Electroless barrier deposition - Ni-B, Ni-W-B, Co-B, Co-W-B (Ni- and Co-alloys) ○ Better Step coverage, good uniformity. ○ High adhesion strength. (~56MPa) ○ Holds up against Cu diffusion up to ~300-400℃ ● Chemical Grafting - NiB ○ Conducting, eliminates the need for a seed layer. ○ Forms strong bond with isolation polymer (P4VP). ○ Uniformity, good step coverage. ➔ Seed Deposition ● Electroless Cu seed deposition. - Good step coverage (prevents voids) Source [14]
  • 15. Cu Filling ● Electroplating - Needs conducting seed layer with good step coverage. - Additives have to be introduced to ensure the copper ions get to the bottom of the via for better filling. - ● Electroless plating - Conductivity of surface is irrelevant. - No void. - Bottom-up filling is possible with additives that have high diffusion coefficient. Source [9] Source [13]
  • 16. COST BREAKDOWN OF 3D IC FABRICATION Source: [8]
  • 17. General Electrical Properties ● Short interconnect length compared to wirebonding ○ Lower interconnect delay ○ Higher Bandwidth ● Marginal electrical changes with higher aspect ratio Wirebond Traditional TSV HAR TSV Interconnect Length Long Short Short I/O Density Low Med High Back of Line Delay High Low Low
  • 18. HAR TSV Electrical Properties Source: [6]
  • 19. Mechanical Reliability of TSV • • Thermomechanical Properties of the Materials
  • 20. Mechanical Reliability of TSV • • •
  • 21. Mechanical Reliability of TSV • • • • • • • •
  • 22. Limitation of normal TSV usage Huge silicon area / parasitic overhead Normal TSV HAR TSV Source: [5]
  • 23. Design Impact of HAR TSV usage Physical design result shows that HAR TSV maximizes 3D IC 37% area saving, 12% performance saving, little power consumption overhead Source: [5]
  • 24. Future of 3D interconnect technology Monolithic 3D: To fabricate the top tier monolithically minimizing vertical interconnection overhead Source: [7]
  • 25. TSV 3D vs. Monolithic 3D High Alignment Precision leads to small 3D via Source: [15,16] Monolithic Inter-tier Via TSV
  • 26. Conclusion TSV scaling and HAR TSV technology is required because device scaling continues, but also for the miniaturization of the system We discussed HAR TSV-specific fabrication issues and potential solutions, and its characteristics We reviewed HAR TSV leads to minimum 3D interconnection overhead, and maximum 3D benefit Future technology of 3D interconnect Moves from HAR TSV toward Monolithic 3D that provides with nm-scale 3D via
  • 27. References [1] Rao R. Tummala, Introduction to SIP Stacked ICs and Packages (SIP), Lecture, Georgia Tech, 10/6/2016. [2] Rao R. Tummala et al, Introduction to System-On-Package, 2004. [3] Sesh Ramaswami, Through Silicon Via (TSV) Interconnect, Lecture, Georgia Tech, 10/4/2016. [4] A. Yu et al., “Fabrication of High Aspect Ratio TSV and Assembly With Fine-Pitch Low-Cost Solder Microbump for Si Interposer Technology With High-Density Interconnects,” IEEE Transactions on Components, Packaging and Manufacturing Technology, vol. 1, no. 9, pp. 1336–1344, 2011. [5] D. H. Kim and S. K. Lim, “Design Quality Trade-Off Studies for 3-D ICs Built With Sub-Micron TSVs and Future Devices,” IEEE Journal on Emerging and Selected Topics in Circuits and Systems, vol. 2, no. 2, pp. 240–248, 2012. [6] H. He, J. J. Q. Lu, Z. Xu and X. Gu, "TSV density impact on 3D power delivery with high aspect ratio TSVs," ASMC 2013 SEMI Advanced Semiconductor Manufacturing Conference, Saratoga Springs, NY, 2013, pp. 70-74. [7] Shreepad Panth, Kambiz Samadi, Yang Du, and Sung Kyu Lim, "Design and CAD Methodologies for Low Power Gate-level Monolithic 3D ICs," IEEE International Symposium on Low Power Electronics and Design, 2014. [8] Claudio Truzzi, A Novel Approach to TSV Metallizaiton based on Ectrografted Copper Nucleation Layers,” Lecture, Alchimer, 9/25/2008. [9] Myong-Hoon Rho, et al., “Various Cu Filling Methods of TSV for Three Dimensional Packaging,” Journal of KWJS Vol. 31 No. 3. Pp11-16. 2013. [10] Arturo A. Ayon, PEUG talk, may 2001. [11] Dow Corning Corporation, Midland, MI [12] T. Dequivre, E. Alam, J. Maurais, “Electrografted P4VP for high aspect ratio copper TSV insulation in Via-last process flow,” pp. 340-344, 2016. [13] Zengling Wang, et al., “Bottom-up fill of submicrometer copper via holes of ULSIs by electroless plating,” Journal of The Electrochemical Society, 151 (12) C781-C785 (2004). [14] Fumihiro Inoue, et al., “All-Wet Fabrication Technology for High Aspect Ratio TSV Using Electroless Barrier and Seed Layers,” Kansai University, 3-3-35 Yamate-cho, Suita, Osaka, Japan. [15] Brunet, Laurent, et al. "(Invited) Direct Bonding: A Key Enabler for 3D Monolithic Integration." ECS Transactions 64.5 (2014): 381-390. [16] C. Liu and S. K. Lim, "A design tradeoff study with monolithic 3D integration," Thirteenth International Symposium on Quality Electronic Design, Santa Clara, CA, 2012, pp. 529-536.