SlideShare a Scribd company logo
1 of 12
SUBMITTED BY:-
   GROUP 2
  EIE 7TH SEM
   Sample-and-hold (S/H) is an important analog
    building block with many applications, including
    analog-to-digital converters (ADCs) and switched-
    capacitor filters.
   The function of the S/H circuit is to sample an
    analog input signal and hold this value over a
    certain length of time for subsequent processing.
   Taking advantages of the excellent properties of
    MOS capacitors and switches, traditional switched
    capacitor techniques can be used to realize
    different S/H circuits .
   The simplest S/H circuit in MOS technology is
    shown in Figure 1, where Vin is the input
    signal, M1 is an MOS transistor operating as
    the sampling switch, Ch is the hold capacitor,ck
    is the clock signal, and Vout is the resulting
    sample-and-hold output signal.
Switched op-amp based sample and hold circuitSwitched op-
amp based sample and hold circuit
   During sample mode, the SOP behaves just like
    a regular op-amp, in which the value of the
    output follows the value of the input.
   During hold mode, the MOS transistors at the
    output node of the SOP are turned off while
    they are still operating in saturation, thus
    preventing any channel charge from flowing
    into the output of the SOP.
   In addition, the SOP is shut off and its output is
    held at high impedance, allowing the charge on
    Ch to be preserved throughout the hold mode.
   On the other hand, the output buffer of this
    S/H circuit is always operational during
    sample and hold mode and is always
    providing the voltage on Ch to the output of
    the S/H circuit.
   The sample and hold circuits are essentially
    used in linear systems.
   In some kinds of analog-to-digital converters,
    the input is often compared to a voltage
    generated internally from a digital to analog
    converter D-A-C.
   The circuit tries a series of values and stops
    converting once the voltages are "the same"
    within some defined error margin.
   If the input value was permitted to change during
    this comparison process, the resulting conversion
    would be inaccurate and possibly completely
    unrelated to the true input value. Such successive
    approximation converters will often incorporate
    internal sample and hold circuitry.
    In addition, sample and hold circuits are often
    used when multiple samples need to be measured
    at the same time. Each value is sampled and held,
    using a common sample clock.
   In order that the input voltage is held constant
    for all practical purposes, it is essential that the
    capacitor have very low leakage, and that it not
    be loaded to any significant degree which calls
    for a very high input impedance.
   A true sample and hold circuit is connected to
    the buffer for a short period of time; a track and
    hold circuit is designed to track input
    continuously.
   - Obtain a low droop rate during holding mode
   - Stability is determined by the stabilities of OP
    Amps.



   - OP Amps offset can constrain the accuracy of
    SHA.
   Needs a special circuitry to stabilize the input
    amplifier during the holding mode
   Sample-and-hold (S/H) is an important analog
    building block that has many applications.
   The simplest S/H circuit can be constructed using
    only one MOS transistor and one hold capacitor.
    However, due to the limitations of the MOS
    transistor switches, errors due to charge injection
    and clock feed through restrict the performance of
    S/H circuits.
   As a result, different S/H techniques and
    architectures are developed with the intention to
    reduce or eliminate these errors.
   More new S/H techniques and architectures
    need to be proposed in order to meet the
    increasing demand for high-speed, low-
    power, and low voltage S/H circuits for data
    acquisition systems.

More Related Content

What's hot

What's hot (20)

Analog to digital converters, adc
Analog to digital converters, adcAnalog to digital converters, adc
Analog to digital converters, adc
 
Feedback amplifiers
Feedback amplifiersFeedback amplifiers
Feedback amplifiers
 
Data acquisition & system control basic information
Data acquisition & system control basic information Data acquisition & system control basic information
Data acquisition & system control basic information
 
Pulse modulation
Pulse modulationPulse modulation
Pulse modulation
 
ANALOG TO DIGITAL CONVERTOR
ANALOG TO DIGITAL CONVERTORANALOG TO DIGITAL CONVERTOR
ANALOG TO DIGITAL CONVERTOR
 
Shift Registers
Shift RegistersShift Registers
Shift Registers
 
Operational amplifier
Operational amplifierOperational amplifier
Operational amplifier
 
Digital voltmeter (DVM) and its Classification
Digital voltmeter (DVM) and its ClassificationDigital voltmeter (DVM) and its Classification
Digital voltmeter (DVM) and its Classification
 
Integrator OP Amp
Integrator OP AmpIntegrator OP Amp
Integrator OP Amp
 
Choppers
ChoppersChoppers
Choppers
 
Microwave Attenuator
Microwave AttenuatorMicrowave Attenuator
Microwave Attenuator
 
IGBT
IGBTIGBT
IGBT
 
Op amp
Op ampOp amp
Op amp
 
Digital storage ocilloscope
Digital storage ocilloscopeDigital storage ocilloscope
Digital storage ocilloscope
 
Sampling theorem
Sampling theoremSampling theorem
Sampling theorem
 
Recorder
RecorderRecorder
Recorder
 
Amplitude modulation & demodulation
Amplitude modulation & demodulation Amplitude modulation & demodulation
Amplitude modulation & demodulation
 
Schmitt trigger circuit
Schmitt trigger circuitSchmitt trigger circuit
Schmitt trigger circuit
 
Successive Approximation ADC
Successive Approximation ADC Successive Approximation ADC
Successive Approximation ADC
 
CMOS LOGIC STRUCTURES
CMOS LOGIC STRUCTURESCMOS LOGIC STRUCTURES
CMOS LOGIC STRUCTURES
 

Similar to Sample and hold circuit

642135IJSETR12691-1615
642135IJSETR12691-1615642135IJSETR12691-1615
642135IJSETR12691-1615
Gaini Laxman
 
Design And Analysis of Charge Pump for PLL at 90nm CMOS technology
Design And Analysis of Charge Pump for PLL at 90nm CMOS technologyDesign And Analysis of Charge Pump for PLL at 90nm CMOS technology
Design And Analysis of Charge Pump for PLL at 90nm CMOS technology
Ravi Chandra
 
Project_Kaveh & Mohammad
Project_Kaveh & MohammadProject_Kaveh & Mohammad
Project_Kaveh & Mohammad
Kaveh Dehno
 
[IJET V2I5P12] Authors: Mr. Harikrishnan U, Dr. Bos Mathew Jos, Mr.Thomas P R...
[IJET V2I5P12] Authors: Mr. Harikrishnan U, Dr. Bos Mathew Jos, Mr.Thomas P R...[IJET V2I5P12] Authors: Mr. Harikrishnan U, Dr. Bos Mathew Jos, Mr.Thomas P R...
[IJET V2I5P12] Authors: Mr. Harikrishnan U, Dr. Bos Mathew Jos, Mr.Thomas P R...
IJET - International Journal of Engineering and Techniques
 
Modeling supply and return line dynamics for an electrohydraulic actuation sy...
Modeling supply and return line dynamics for an electrohydraulic actuation sy...Modeling supply and return line dynamics for an electrohydraulic actuation sy...
Modeling supply and return line dynamics for an electrohydraulic actuation sy...
ISA Interchange
 
A new precision peak detector full wave rectifier
A new precision peak detector full wave rectifierA new precision peak detector full wave rectifier
A new precision peak detector full wave rectifier
Vishal kakade
 

Similar to Sample and hold circuit (20)

Analog signal processing,
Analog signal processing,Analog signal processing,
Analog signal processing,
 
Sample and hold instru
Sample and hold instru Sample and hold instru
Sample and hold instru
 
642135IJSETR12691-1615
642135IJSETR12691-1615642135IJSETR12691-1615
642135IJSETR12691-1615
 
ADC An Introduction
ADC An IntroductionADC An Introduction
ADC An Introduction
 
High Speed and Low Pedestal Error Bootstrapped CMOS Sample and Hold Circuit
High Speed and Low Pedestal Error Bootstrapped CMOS Sample and Hold CircuitHigh Speed and Low Pedestal Error Bootstrapped CMOS Sample and Hold Circuit
High Speed and Low Pedestal Error Bootstrapped CMOS Sample and Hold Circuit
 
Project
ProjectProject
Project
 
Mt 084
Mt 084Mt 084
Mt 084
 
SST
SSTSST
SST
 
Design And Analysis of Charge Pump for PLL at 90nm CMOS technology
Design And Analysis of Charge Pump for PLL at 90nm CMOS technologyDesign And Analysis of Charge Pump for PLL at 90nm CMOS technology
Design And Analysis of Charge Pump for PLL at 90nm CMOS technology
 
Project_Kaveh & Mohammad
Project_Kaveh & MohammadProject_Kaveh & Mohammad
Project_Kaveh & Mohammad
 
An 849
An 849An 849
An 849
 
[IJET V2I5P12] Authors: Mr. Harikrishnan U, Dr. Bos Mathew Jos, Mr.Thomas P R...
[IJET V2I5P12] Authors: Mr. Harikrishnan U, Dr. Bos Mathew Jos, Mr.Thomas P R...[IJET V2I5P12] Authors: Mr. Harikrishnan U, Dr. Bos Mathew Jos, Mr.Thomas P R...
[IJET V2I5P12] Authors: Mr. Harikrishnan U, Dr. Bos Mathew Jos, Mr.Thomas P R...
 
Modeling supply and return line dynamics for an electrohydraulic actuation sy...
Modeling supply and return line dynamics for an electrohydraulic actuation sy...Modeling supply and return line dynamics for an electrohydraulic actuation sy...
Modeling supply and return line dynamics for an electrohydraulic actuation sy...
 
A new precision peak detector full wave rectifier
A new precision peak detector full wave rectifierA new precision peak detector full wave rectifier
A new precision peak detector full wave rectifier
 
A Resonant Converter with LLC for DC-to-DC Converter Based Applications
A Resonant Converter with LLC for DC-to-DC Converter Based ApplicationsA Resonant Converter with LLC for DC-to-DC Converter Based Applications
A Resonant Converter with LLC for DC-to-DC Converter Based Applications
 
LOW CAPACITANCE CASCADED H BRIDGE MULTILEVEL BASED STATCOM
LOW CAPACITANCE CASCADED H BRIDGE MULTILEVEL BASED STATCOMLOW CAPACITANCE CASCADED H BRIDGE MULTILEVEL BASED STATCOM
LOW CAPACITANCE CASCADED H BRIDGE MULTILEVEL BASED STATCOM
 
About Sine Pulse Width Modulation
About Sine Pulse Width Modulation About Sine Pulse Width Modulation
About Sine Pulse Width Modulation
 
Document org
Document orgDocument org
Document org
 
Dc lab Manual
Dc lab ManualDc lab Manual
Dc lab Manual
 
Pipelining approach
Pipelining approachPipelining approach
Pipelining approach
 

Recently uploaded

The basics of sentences session 3pptx.pptx
The basics of sentences session 3pptx.pptxThe basics of sentences session 3pptx.pptx
The basics of sentences session 3pptx.pptx
heathfieldcps1
 

Recently uploaded (20)

Sociology 101 Demonstration of Learning Exhibit
Sociology 101 Demonstration of Learning ExhibitSociology 101 Demonstration of Learning Exhibit
Sociology 101 Demonstration of Learning Exhibit
 
The basics of sentences session 3pptx.pptx
The basics of sentences session 3pptx.pptxThe basics of sentences session 3pptx.pptx
The basics of sentences session 3pptx.pptx
 
How to Add New Custom Addons Path in Odoo 17
How to Add New Custom Addons Path in Odoo 17How to Add New Custom Addons Path in Odoo 17
How to Add New Custom Addons Path in Odoo 17
 
Jamworks pilot and AI at Jisc (20/03/2024)
Jamworks pilot and AI at Jisc (20/03/2024)Jamworks pilot and AI at Jisc (20/03/2024)
Jamworks pilot and AI at Jisc (20/03/2024)
 
Plant propagation: Sexual and Asexual propapagation.pptx
Plant propagation: Sexual and Asexual propapagation.pptxPlant propagation: Sexual and Asexual propapagation.pptx
Plant propagation: Sexual and Asexual propapagation.pptx
 
Unit 3 Emotional Intelligence and Spiritual Intelligence.pdf
Unit 3 Emotional Intelligence and Spiritual Intelligence.pdfUnit 3 Emotional Intelligence and Spiritual Intelligence.pdf
Unit 3 Emotional Intelligence and Spiritual Intelligence.pdf
 
Understanding Accommodations and Modifications
Understanding  Accommodations and ModificationsUnderstanding  Accommodations and Modifications
Understanding Accommodations and Modifications
 
UGC NET Paper 1 Mathematical Reasoning & Aptitude.pdf
UGC NET Paper 1 Mathematical Reasoning & Aptitude.pdfUGC NET Paper 1 Mathematical Reasoning & Aptitude.pdf
UGC NET Paper 1 Mathematical Reasoning & Aptitude.pdf
 
Mehran University Newsletter Vol-X, Issue-I, 2024
Mehran University Newsletter Vol-X, Issue-I, 2024Mehran University Newsletter Vol-X, Issue-I, 2024
Mehran University Newsletter Vol-X, Issue-I, 2024
 
Kodo Millet PPT made by Ghanshyam bairwa college of Agriculture kumher bhara...
Kodo Millet  PPT made by Ghanshyam bairwa college of Agriculture kumher bhara...Kodo Millet  PPT made by Ghanshyam bairwa college of Agriculture kumher bhara...
Kodo Millet PPT made by Ghanshyam bairwa college of Agriculture kumher bhara...
 
Application orientated numerical on hev.ppt
Application orientated numerical on hev.pptApplication orientated numerical on hev.ppt
Application orientated numerical on hev.ppt
 
80 ĐỀ THI THỬ TUYỂN SINH TIẾNG ANH VÀO 10 SỞ GD – ĐT THÀNH PHỐ HỒ CHÍ MINH NĂ...
80 ĐỀ THI THỬ TUYỂN SINH TIẾNG ANH VÀO 10 SỞ GD – ĐT THÀNH PHỐ HỒ CHÍ MINH NĂ...80 ĐỀ THI THỬ TUYỂN SINH TIẾNG ANH VÀO 10 SỞ GD – ĐT THÀNH PHỐ HỒ CHÍ MINH NĂ...
80 ĐỀ THI THỬ TUYỂN SINH TIẾNG ANH VÀO 10 SỞ GD – ĐT THÀNH PHỐ HỒ CHÍ MINH NĂ...
 
TỔNG ÔN TẬP THI VÀO LỚP 10 MÔN TIẾNG ANH NĂM HỌC 2023 - 2024 CÓ ĐÁP ÁN (NGỮ Â...
TỔNG ÔN TẬP THI VÀO LỚP 10 MÔN TIẾNG ANH NĂM HỌC 2023 - 2024 CÓ ĐÁP ÁN (NGỮ Â...TỔNG ÔN TẬP THI VÀO LỚP 10 MÔN TIẾNG ANH NĂM HỌC 2023 - 2024 CÓ ĐÁP ÁN (NGỮ Â...
TỔNG ÔN TẬP THI VÀO LỚP 10 MÔN TIẾNG ANH NĂM HỌC 2023 - 2024 CÓ ĐÁP ÁN (NGỮ Â...
 
ICT Role in 21st Century Education & its Challenges.pptx
ICT Role in 21st Century Education & its Challenges.pptxICT Role in 21st Century Education & its Challenges.pptx
ICT Role in 21st Century Education & its Challenges.pptx
 
On_Translating_a_Tamil_Poem_by_A_K_Ramanujan.pptx
On_Translating_a_Tamil_Poem_by_A_K_Ramanujan.pptxOn_Translating_a_Tamil_Poem_by_A_K_Ramanujan.pptx
On_Translating_a_Tamil_Poem_by_A_K_Ramanujan.pptx
 
Holdier Curriculum Vitae (April 2024).pdf
Holdier Curriculum Vitae (April 2024).pdfHoldier Curriculum Vitae (April 2024).pdf
Holdier Curriculum Vitae (April 2024).pdf
 
Accessible Digital Futures project (20/03/2024)
Accessible Digital Futures project (20/03/2024)Accessible Digital Futures project (20/03/2024)
Accessible Digital Futures project (20/03/2024)
 
Interdisciplinary_Insights_Data_Collection_Methods.pptx
Interdisciplinary_Insights_Data_Collection_Methods.pptxInterdisciplinary_Insights_Data_Collection_Methods.pptx
Interdisciplinary_Insights_Data_Collection_Methods.pptx
 
REMIFENTANIL: An Ultra short acting opioid.pptx
REMIFENTANIL: An Ultra short acting opioid.pptxREMIFENTANIL: An Ultra short acting opioid.pptx
REMIFENTANIL: An Ultra short acting opioid.pptx
 
Key note speaker Neum_Admir Softic_ENG.pdf
Key note speaker Neum_Admir Softic_ENG.pdfKey note speaker Neum_Admir Softic_ENG.pdf
Key note speaker Neum_Admir Softic_ENG.pdf
 

Sample and hold circuit

  • 1. SUBMITTED BY:- GROUP 2 EIE 7TH SEM
  • 2. Sample-and-hold (S/H) is an important analog building block with many applications, including analog-to-digital converters (ADCs) and switched- capacitor filters.  The function of the S/H circuit is to sample an analog input signal and hold this value over a certain length of time for subsequent processing.  Taking advantages of the excellent properties of MOS capacitors and switches, traditional switched capacitor techniques can be used to realize different S/H circuits .
  • 3. The simplest S/H circuit in MOS technology is shown in Figure 1, where Vin is the input signal, M1 is an MOS transistor operating as the sampling switch, Ch is the hold capacitor,ck is the clock signal, and Vout is the resulting sample-and-hold output signal.
  • 4. Switched op-amp based sample and hold circuitSwitched op- amp based sample and hold circuit
  • 5. During sample mode, the SOP behaves just like a regular op-amp, in which the value of the output follows the value of the input.  During hold mode, the MOS transistors at the output node of the SOP are turned off while they are still operating in saturation, thus preventing any channel charge from flowing into the output of the SOP.  In addition, the SOP is shut off and its output is held at high impedance, allowing the charge on Ch to be preserved throughout the hold mode.
  • 6. On the other hand, the output buffer of this S/H circuit is always operational during sample and hold mode and is always providing the voltage on Ch to the output of the S/H circuit.
  • 7. The sample and hold circuits are essentially used in linear systems.  In some kinds of analog-to-digital converters, the input is often compared to a voltage generated internally from a digital to analog converter D-A-C.  The circuit tries a series of values and stops converting once the voltages are "the same" within some defined error margin.
  • 8. If the input value was permitted to change during this comparison process, the resulting conversion would be inaccurate and possibly completely unrelated to the true input value. Such successive approximation converters will often incorporate internal sample and hold circuitry.  In addition, sample and hold circuits are often used when multiple samples need to be measured at the same time. Each value is sampled and held, using a common sample clock.
  • 9. In order that the input voltage is held constant for all practical purposes, it is essential that the capacitor have very low leakage, and that it not be loaded to any significant degree which calls for a very high input impedance.  A true sample and hold circuit is connected to the buffer for a short period of time; a track and hold circuit is designed to track input continuously.
  • 10. - Obtain a low droop rate during holding mode  - Stability is determined by the stabilities of OP Amps.  - OP Amps offset can constrain the accuracy of SHA.  Needs a special circuitry to stabilize the input amplifier during the holding mode
  • 11. Sample-and-hold (S/H) is an important analog building block that has many applications.  The simplest S/H circuit can be constructed using only one MOS transistor and one hold capacitor.  However, due to the limitations of the MOS transistor switches, errors due to charge injection and clock feed through restrict the performance of S/H circuits.  As a result, different S/H techniques and architectures are developed with the intention to reduce or eliminate these errors.
  • 12. More new S/H techniques and architectures need to be proposed in order to meet the increasing demand for high-speed, low- power, and low voltage S/H circuits for data acquisition systems.